xref: /illumos-gate/usr/src/uts/common/io/ral/rt2560_reg.h (revision 2d6eb4a5)
1e07d9cb8Szf /*
2*ff3124efSff  * Copyright 2008 Sun Microsystems, Inc.  All rights reserved.
3e07d9cb8Szf  * Use is subject to license terms.
4e07d9cb8Szf  */
5e07d9cb8Szf 
6e07d9cb8Szf /*
7e07d9cb8Szf  * Copyright (c) 2005, 2006
8e07d9cb8Szf  *	Damien Bergamini <damien.bergamini@free.fr>
9e07d9cb8Szf  *
10e07d9cb8Szf  * Permission to use, copy, modify, and distribute this software for any
11e07d9cb8Szf  * purpose with or without fee is hereby granted, provided that the above
12e07d9cb8Szf  * copyright notice and this permission notice appear in all copies.
13e07d9cb8Szf  *
14e07d9cb8Szf  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
15e07d9cb8Szf  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
16e07d9cb8Szf  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
17e07d9cb8Szf  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
18e07d9cb8Szf  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
19e07d9cb8Szf  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
20e07d9cb8Szf  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
21e07d9cb8Szf  */
22e07d9cb8Szf 
23e07d9cb8Szf #ifndef _RT2560_REG_H
24e07d9cb8Szf #define	_RT2560_REG_H
25e07d9cb8Szf 
26e07d9cb8Szf #ifdef __cplusplus
27e07d9cb8Szf extern "C" {
28e07d9cb8Szf #endif
29e07d9cb8Szf 
30e07d9cb8Szf #define	RT2560_TX_RING_COUNT		250	/* 48 */
31e07d9cb8Szf #define	RT2560_ATIM_RING_COUNT		4
32e07d9cb8Szf #define	RT2560_PRIO_RING_COUNT		32	/* 16 */
33e07d9cb8Szf #define	RT2560_BEACON_RING_COUNT	1
34e07d9cb8Szf #define	RT2560_RX_RING_COUNT		250	/* 32 */
35e07d9cb8Szf 
36e07d9cb8Szf #define	RT2560_TX_DESC_SIZE		(sizeof (struct rt2560_tx_desc))
37e07d9cb8Szf #define	RT2560_RX_DESC_SIZE		(sizeof (struct rt2560_rx_desc))
38e07d9cb8Szf 
39e07d9cb8Szf #define	RT2560_MAX_SCATTER		1
40e07d9cb8Szf 
41e07d9cb8Szf /*
42e07d9cb8Szf  * Control and status registers.
43e07d9cb8Szf  */
44e07d9cb8Szf #define	RT2560_CSR0		0x0000	/* ASIC version number */
45e07d9cb8Szf #define	RT2560_CSR1		0x0004	/* System control */
46e07d9cb8Szf #define	RT2560_CSR3		0x000c	/* STA MAC address 0 */
47e07d9cb8Szf #define	RT2560_CSR4		0x0010	/* STA MAC address 1 */
48e07d9cb8Szf #define	RT2560_CSR5		0x0014	/* BSSID 0 */
49e07d9cb8Szf #define	RT2560_CSR6		0x0018	/* BSSID 1 */
50e07d9cb8Szf #define	RT2560_CSR7		0x001c	/* Interrupt source */
51e07d9cb8Szf #define	RT2560_CSR8		0x0020	/* Interrupt mask */
52e07d9cb8Szf #define	RT2560_CSR9		0x0024	/* Maximum frame length */
53e07d9cb8Szf #define	RT2560_SECCSR0		0x0028	/* WEP control */
54e07d9cb8Szf #define	RT2560_CSR11		0x002c	/* Back-off control */
55e07d9cb8Szf #define	RT2560_CSR12		0x0030	/* Synchronization configuration 0 */
56e07d9cb8Szf #define	RT2560_CSR13		0x0034	/* Synchronization configuration 1 */
57e07d9cb8Szf #define	RT2560_CSR14		0x0038	/* Synchronization control */
58e07d9cb8Szf #define	RT2560_CSR15		0x003c	/* Synchronization status */
59e07d9cb8Szf #define	RT2560_CSR16		0x0040	/* TSF timer 0 */
60e07d9cb8Szf #define	RT2560_CSR17		0x0044	/* TSF timer 1 */
61e07d9cb8Szf #define	RT2560_CSR18		0x0048	/* IFS timer 0 */
62e07d9cb8Szf #define	RT2560_CSR19		0x004c	/* IFS timer 1 */
63e07d9cb8Szf #define	RT2560_CSR20		0x0050	/* WAKEUP timer */
64e07d9cb8Szf #define	RT2560_CSR21		0x0054	/* EEPROM control */
65e07d9cb8Szf #define	RT2560_CSR22		0x0058	/* CFP control */
66e07d9cb8Szf #define	RT2560_TXCSR0		0x0060	/* TX control */
67e07d9cb8Szf #define	RT2560_TXCSR1		0x0064	/* TX configuration */
68e07d9cb8Szf #define	RT2560_TXCSR2		0x0068	/* TX descriptor configuration */
69e07d9cb8Szf #define	RT2560_TXCSR3		0x006c	/* TX ring base address */
70e07d9cb8Szf #define	RT2560_TXCSR4		0x0070	/* TX ATIM ring base address */
71e07d9cb8Szf #define	RT2560_TXCSR5		0x0074	/* TX PRIO ring base address */
72e07d9cb8Szf #define	RT2560_TXCSR6		0x0078	/* Beacon base address */
73e07d9cb8Szf #define	RT2560_TXCSR7		0x007c	/* AutoResponder control */
74e07d9cb8Szf #define	RT2560_RXCSR0		0x0080	/* RX control */
75e07d9cb8Szf #define	RT2560_RXCSR1		0x0084	/* RX descriptor configuration */
76e07d9cb8Szf #define	RT2560_RXCSR2		0x0088	/* RX ring base address */
77e07d9cb8Szf #define	RT2560_PCICSR		0x008c	/* PCI control */
78e07d9cb8Szf #define	RT2560_RXCSR3		0x0090	/* BBP ID 0 */
79e07d9cb8Szf #define	RT2560_TXCSR9		0x0094	/* OFDM TX BBP */
80e07d9cb8Szf #define	RT2560_ARSP_PLCP_0	0x0098	/* Auto Responder PLCP address */
81e07d9cb8Szf #define	RT2560_ARSP_PLCP_1	0x009c	/* Auto Responder Basic Rate mask */
82e07d9cb8Szf #define	RT2560_CNT0		0x00a0	/* FCS error counter */
83e07d9cb8Szf #define	RT2560_CNT1		0x00ac	/* PLCP error counter */
84e07d9cb8Szf #define	RT2560_CNT2		0x00b0	/* Long error counter */
85e07d9cb8Szf #define	RT2560_CNT3		0x00b8	/* CCA false alarm counter */
86e07d9cb8Szf #define	RT2560_CNT4		0x00bc	/* RX FIFO Overflow counter */
87e07d9cb8Szf #define	RT2560_CNT5		0x00c0	/* Tx FIFO Underrun counter */
88e07d9cb8Szf #define	RT2560_PWRCSR0		0x00c4	/* Power mode configuration */
89e07d9cb8Szf #define	RT2560_PSCSR0		0x00c8	/* Power state transition time */
90e07d9cb8Szf #define	RT2560_PSCSR1		0x00cc	/* Power state transition time */
91e07d9cb8Szf #define	RT2560_PSCSR2		0x00d0	/* Power state transition time */
92e07d9cb8Szf #define	RT2560_PSCSR3		0x00d4	/* Power state transition time */
93e07d9cb8Szf #define	RT2560_PWRCSR1		0x00d8	/* Manual power control/status */
94e07d9cb8Szf #define	RT2560_TIMECSR		0x00dc	/* Timer control */
95e07d9cb8Szf #define	RT2560_MACCSR0		0x00e0	/* MAC configuration */
96e07d9cb8Szf #define	RT2560_MACCSR1		0x00e4	/* MAC configuration */
97e07d9cb8Szf #define	RT2560_RALINKCSR	0x00e8	/* Ralink RX auto-reset BBCR */
98e07d9cb8Szf #define	RT2560_BCNCSR		0x00ec	/* Beacon interval control */
99e07d9cb8Szf #define	RT2560_BBPCSR		0x00f0	/* BBP serial control */
100e07d9cb8Szf #define	RT2560_RFCSR		0x00f4	/* RF serial control */
101e07d9cb8Szf #define	RT2560_LEDCSR		0x00f8	/* LED control */
102e07d9cb8Szf #define	RT2560_SECCSR3		0x00fc	/* XXX not documented */
103e07d9cb8Szf #define	RT2560_DMACSR0		0x0100	/* Current RX ring address */
104e07d9cb8Szf #define	RT2560_DMACSR1		0x0104	/* Current Tx ring address */
105e07d9cb8Szf #define	RT2560_DMACSR2		0x0104	/* Current Priority ring address */
106e07d9cb8Szf #define	RT2560_DMACSR3		0x0104	/* Current ATIM ring address */
107e07d9cb8Szf #define	RT2560_TXACKCSR0	0x0110	/* XXX not documented */
108e07d9cb8Szf #define	RT2560_GPIOCSR		0x0120	/* */
109e07d9cb8Szf #define	RT2560_BBBPPCSR		0x0124	/* BBP Pin Control */
110e07d9cb8Szf #define	RT2560_FIFOCSR0		0x0128	/* TX FIFO pointer */
111e07d9cb8Szf #define	RT2560_FIFOCSR1		0x012c	/* RX FIFO pointer */
112e07d9cb8Szf #define	RT2560_BCNOCSR		0x0130	/* Beacon time offset */
113e07d9cb8Szf #define	RT2560_RLPWCSR		0x0134	/* RX_PE Low Width */
114e07d9cb8Szf #define	RT2560_TESTCSR		0x0138	/* Test Mode Select */
115e07d9cb8Szf #define	RT2560_PLCP1MCSR	0x013c	/* Signal/Service/Length of ACK @1M */
116e07d9cb8Szf #define	RT2560_PLCP2MCSR	0x0140	/* Signal/Service/Length of ACK @2M */
117e07d9cb8Szf #define	RT2560_PLCP5p5MCSR	0x0144	/* Signal/Service/Length of ACK @5.5M */
118e07d9cb8Szf #define	RT2560_PLCP11MCSR	0x0148	/* Signal/Service/Length of ACK @11M */
119e07d9cb8Szf #define	RT2560_ACKPCTCSR	0x014c	/* ACK/CTS padload consume time */
120e07d9cb8Szf #define	RT2560_ARTCSR1		0x0150	/* ACK/CTS padload consume time */
121e07d9cb8Szf #define	RT2560_ARTCSR2		0x0154	/* ACK/CTS padload consume time */
122e07d9cb8Szf #define	RT2560_SECCSR1		0x0158	/* WEP control */
123e07d9cb8Szf #define	RT2560_BBPCSR1		0x015c	/* BBP TX Configuration */
124e07d9cb8Szf 
125e07d9cb8Szf 
126e07d9cb8Szf /* possible flags for register RXCSR0 */
127e07d9cb8Szf #define	RT2560_DISABLE_RX		(1 << 0)
128e07d9cb8Szf #define	RT2560_DROP_CRC_ERROR		(1 << 1)
129e07d9cb8Szf #define	RT2560_DROP_PHY_ERROR		(1 << 2)
130e07d9cb8Szf #define	RT2560_DROP_CTL			(1 << 3)
131e07d9cb8Szf #define	RT2560_DROP_NOT_TO_ME		(1 << 4)
132e07d9cb8Szf #define	RT2560_DROP_TODS		(1 << 5)
133e07d9cb8Szf #define	RT2560_DROP_VERSION_ERROR	(1 << 6)
134e07d9cb8Szf 
135e07d9cb8Szf /* possible flags for register CSR1 */
136e07d9cb8Szf #define	RT2560_RESET_ASIC		(1 << 0)
137e07d9cb8Szf #define	RT2560_RESET_BBP		(1 << 1)
138e07d9cb8Szf #define	RT2560_HOST_READY		(1 << 2)
139e07d9cb8Szf 
140e07d9cb8Szf /* possible flags for register CSR14 */
141e07d9cb8Szf #define	RT2560_ENABLE_TSF		(1 << 0)
142e07d9cb8Szf #define	RT2560_ENABLE_TSF_SYNC(x)	(((x) & 0x3) << 1)
143e07d9cb8Szf #define	RT2560_ENABLE_TBCN		(1 << 3)
144e07d9cb8Szf #define	RT2560_ENABLE_BEACON_GENERATOR	(1 << 6)
145e07d9cb8Szf 
146e07d9cb8Szf /* possible flags for register CSR21 */
147e07d9cb8Szf #define	RT2560_C			(1 << 1)
148e07d9cb8Szf #define	RT2560_S			(1 << 2)
149e07d9cb8Szf #define	RT2560_D			(1 << 3)
150e07d9cb8Szf #define	RT2560_Q			(1 << 4)
151e07d9cb8Szf #define	RT2560_93C46			(1 << 5)
152e07d9cb8Szf 
153e07d9cb8Szf #define	RT2560_SHIFT_D			3
154e07d9cb8Szf #define	RT2560_SHIFT_Q			4
155e07d9cb8Szf 
156e07d9cb8Szf /* possible flags for register TXCSR0 */
157e07d9cb8Szf #define	RT2560_KICK_TX			(1 << 0)
158e07d9cb8Szf #define	RT2560_KICK_ATIM		(1 << 1)
159e07d9cb8Szf #define	RT2560_KICK_PRIO		(1 << 2)
160e07d9cb8Szf #define	RT2560_ABORT_TX			(1 << 3)
161e07d9cb8Szf 
162e07d9cb8Szf /* possible flags for register SECCSR0 */
163e07d9cb8Szf #define	RT2560_KICK_DECRYPT		(1 << 0)
164e07d9cb8Szf 
165e07d9cb8Szf /* possible flags for register SECCSR1 */
166e07d9cb8Szf #define	RT2560_KICK_ENCRYPT		(1 << 0)
167e07d9cb8Szf 
168e07d9cb8Szf /* possible flags for register CSR7 */
169e07d9cb8Szf #define	RT2560_BEACON_EXPIRE		0x00000001
170e07d9cb8Szf #define	RT2560_WAKEUP_EXPIRE		0x00000002
171e07d9cb8Szf #define	RT2560_ATIM_EXPIRE		0x00000004
172e07d9cb8Szf #define	RT2560_TX_DONE			0x00000008
173e07d9cb8Szf #define	RT2560_ATIM_DONE		0x00000010
174e07d9cb8Szf #define	RT2560_PRIO_DONE		0x00000020
175e07d9cb8Szf #define	RT2560_RX_DONE			0x00000040
176e07d9cb8Szf #define	RT2560_DECRYPTION_DONE		0x00000080
177e07d9cb8Szf #define	RT2560_ENCRYPTION_DONE		0x00000100
178e07d9cb8Szf 
179e07d9cb8Szf #define	RT2560_INTR_MASK						\
180e07d9cb8Szf 	(~(RT2560_BEACON_EXPIRE | RT2560_WAKEUP_EXPIRE | RT2560_TX_DONE | \
181e07d9cb8Szf 	RT2560_PRIO_DONE | RT2560_RX_DONE | RT2560_DECRYPTION_DONE |	  \
182e07d9cb8Szf 	RT2560_ENCRYPTION_DONE))
183e07d9cb8Szf 
184e07d9cb8Szf #define	RT2560_INTR_ALL							\
185e07d9cb8Szf 	(RT2560_BEACON_EXPIRE | RT2560_WAKEUP_EXPIRE | RT2560_TX_DONE |	\
186e07d9cb8Szf 	RT2560_PRIO_DONE | RT2560_RX_DONE | RT2560_DECRYPTION_DONE |	\
187e07d9cb8Szf 	RT2560_ENCRYPTION_DONE)
188e07d9cb8Szf 
189e07d9cb8Szf #pragma pack(1)
190e07d9cb8Szf /* Tx descriptor */
191e07d9cb8Szf struct rt2560_tx_desc {
192e07d9cb8Szf 	uint32_t	flags;
193e07d9cb8Szf #define	RT2560_TX_BUSY			(1 << 0)
194e07d9cb8Szf #define	RT2560_TX_VALID			(1 << 1)
195e07d9cb8Szf 
196e07d9cb8Szf #define	RT2560_TX_RESULT_MASK		0x0000001c
197e07d9cb8Szf #define	RT2560_TX_SUCCESS		(0 << 2)
198e07d9cb8Szf #define	RT2560_TX_SUCCESS_RETRY		(1 << 2)
199e07d9cb8Szf #define	RT2560_TX_FAIL_RETRY		(2 << 2)
200e07d9cb8Szf #define	RT2560_TX_FAIL_INVALID		(3 << 2)
201e07d9cb8Szf #define	RT2560_TX_FAIL_OTHER		(4 << 2)
202e07d9cb8Szf 
203e07d9cb8Szf #define	RT2560_TX_MORE_FRAG		(1 << 8)
204e07d9cb8Szf #define	RT2560_TX_ACK			(1 << 9)
205e07d9cb8Szf #define	RT2560_TX_TIMESTAMP		(1 << 10)
206e07d9cb8Szf #define	RT2560_TX_OFDM			(1 << 11)
207e07d9cb8Szf #define	RT2560_TX_CIPHER_BUSY		(1 << 12)
208e07d9cb8Szf 
209e07d9cb8Szf #define	RT2560_TX_IFS_MASK		0x00006000
210e07d9cb8Szf #define	RT2560_TX_IFS_BACKOFF		(0 << 13)
211e07d9cb8Szf #define	RT2560_TX_IFS_SIFS		(1 << 13)
212e07d9cb8Szf #define	RT2560_TX_IFS_NEWBACKOFF	(2 << 13)
213e07d9cb8Szf #define	RT2560_TX_IFS_NONE		(3 << 13)
214e07d9cb8Szf 
215e07d9cb8Szf #define	RT2560_TX_LONG_RETRY		(1 << 15)
216e07d9cb8Szf 
217e07d9cb8Szf #define	RT2560_TX_CIPHER_MASK		0xe0000000
218e07d9cb8Szf #define	RT2560_TX_CIPHER_NONE		(0 << 29)
219e07d9cb8Szf #define	RT2560_TX_CIPHER_WEP40		(1 << 29)
220e07d9cb8Szf #define	RT2560_TX_CIPHER_WEP104		(2 << 29)
221e07d9cb8Szf #define	RT2560_TX_CIPHER_TKIP		(3 << 29)
222e07d9cb8Szf #define	RT2560_TX_CIPHER_AES		(4 << 29)
223e07d9cb8Szf 
224e07d9cb8Szf 	uint32_t	physaddr;
225e07d9cb8Szf 	uint16_t	wme;
226e07d9cb8Szf #define	RT2560_LOGCWMAX(x)		(((x) & 0xf) << 12)
227e07d9cb8Szf #define	RT2560_LOGCWMIN(x)		(((x) & 0xf) << 8)
228e07d9cb8Szf #define	RT2560_AIFSN(x)			(((x) & 0x3) << 6)
229e07d9cb8Szf #define	RT2560_IVOFFSET(x)		(((x) & 0x3f))
230e07d9cb8Szf 
231e07d9cb8Szf 	uint16_t	reserved1;
232e07d9cb8Szf 	uint8_t		plcp_signal;
233e07d9cb8Szf 	uint8_t		plcp_service;
234e07d9cb8Szf #define	RT2560_PLCP_LENGEXT		0x80
235e07d9cb8Szf 
236e07d9cb8Szf 	uint8_t		plcp_length_lo;
237e07d9cb8Szf 	uint8_t		plcp_length_hi;
238e07d9cb8Szf 	uint32_t	iv;
239e07d9cb8Szf 	uint32_t	eiv;
240e07d9cb8Szf 	uint8_t		key[IEEE80211_KEYBUF_SIZE];
241e07d9cb8Szf 	uint32_t	reserved2[2];
242e07d9cb8Szf };
243e07d9cb8Szf #pragma pack()
244e07d9cb8Szf 
245e07d9cb8Szf #pragma pack(1)
246e07d9cb8Szf /* Rx descriptor */
247e07d9cb8Szf struct rt2560_rx_desc {
248e07d9cb8Szf 	uint32_t	flags;
249e07d9cb8Szf #define	RT2560_RX_BUSY		(1 << 0)
250e07d9cb8Szf #define	RT2560_RX_CRC_ERROR	(1 << 5)
251e07d9cb8Szf #define	RT2560_RX_OFDM		(1 << 6)
252e07d9cb8Szf #define	RT2560_RX_PHY_ERROR	(1 << 7)
253e07d9cb8Szf #define	RT2560_RX_CIPHER_BUSY	(1 << 8)
254e07d9cb8Szf #define	RT2560_RX_ICV_ERROR	(1 << 9)
255e07d9cb8Szf 
256e07d9cb8Szf #define	RT2560_RX_CIPHER_MASK	0xe0000000
257e07d9cb8Szf #define	RT2560_RX_CIPHER_NONE	(0 << 29)
258e07d9cb8Szf #define	RT2560_RX_CIPHER_WEP40	(1 << 29)
259e07d9cb8Szf #define	RT2560_RX_CIPHER_WEP104	(2 << 29)
260e07d9cb8Szf #define	RT2560_RX_CIPHER_TKIP	(3 << 29)
261e07d9cb8Szf #define	RT2560_RX_CIPHER_AES	(4 << 29)
262e07d9cb8Szf 
263e07d9cb8Szf 	uint32_t	physaddr;
264e07d9cb8Szf 	uint8_t		rate;
265e07d9cb8Szf 	uint8_t		rssi;
266e07d9cb8Szf 	uint8_t		ta[IEEE80211_ADDR_LEN];
267e07d9cb8Szf 	uint32_t	iv;
268e07d9cb8Szf 	uint32_t	eiv;
269e07d9cb8Szf 	uint8_t		key[IEEE80211_KEYBUF_SIZE];
270e07d9cb8Szf 	uint32_t	reserved[2];
271e07d9cb8Szf };
272e07d9cb8Szf #pragma pack()
273e07d9cb8Szf 
274e07d9cb8Szf #define	RAL_RF1				0
275e07d9cb8Szf #define	RAL_RF2				2
276e07d9cb8Szf #define	RAL_RF3				1
277e07d9cb8Szf #define	RAL_RF4				3
278e07d9cb8Szf 
279e07d9cb8Szf #define	RT2560_RF1_AUTOTUNE		0x08000
280e07d9cb8Szf #define	RT2560_RF3_AUTOTUNE		0x00040
281e07d9cb8Szf 
282e07d9cb8Szf #define	RT2560_BBP_BUSY			(1 << 15)
283e07d9cb8Szf #define	RT2560_BBP_WRITE		(1 << 16)
284e07d9cb8Szf #define	RT2560_RF_20BIT			(20 << 24)
285e07d9cb8Szf #define	RT2560_RF_BUSY			((uint32_t)1 << 31)
286e07d9cb8Szf 
287e07d9cb8Szf #define	RT2560_RF_2522			0x00
288e07d9cb8Szf #define	RT2560_RF_2523			0x01
289e07d9cb8Szf #define	RT2560_RF_2524			0x02
290e07d9cb8Szf #define	RT2560_RF_2525			0x03
291e07d9cb8Szf #define	RT2560_RF_2525E			0x04
292e07d9cb8Szf #define	RT2560_RF_2526			0x05
293e07d9cb8Szf /* dual-band RF */
294e07d9cb8Szf #define	RT2560_RF_5222			0x10
295e07d9cb8Szf 
296e07d9cb8Szf #define	RT2560_BBP_VERSION		0
297e07d9cb8Szf #define	RT2560_BBP_TX			2
298e07d9cb8Szf #define	RT2560_BBP_RX			14
299e07d9cb8Szf 
300e07d9cb8Szf #define	RT2560_BBP_ANTA			0x00
301e07d9cb8Szf #define	RT2560_BBP_DIVERSITY		0x01
302e07d9cb8Szf #define	RT2560_BBP_ANTB			0x02
303e07d9cb8Szf #define	RT2560_BBP_ANTMASK		0x03
304e07d9cb8Szf #define	RT2560_BBP_FLIPIQ		0x04
305e07d9cb8Szf 
306e07d9cb8Szf #define	RT2560_LED_MODE_DEFAULT		0
307e07d9cb8Szf #define	RT2560_LED_MODE_TXRX_ACTIVITY	1
308e07d9cb8Szf #define	RT2560_LED_MODE_SINGLE		2
309e07d9cb8Szf #define	RT2560_LED_MODE_ASUS		3
310e07d9cb8Szf 
311e07d9cb8Szf #define	RT2560_JAPAN_FILTER		0x8
312e07d9cb8Szf 
313e07d9cb8Szf #define	RT2560_EEPROM_DELAY		1 /* minimum hold time (microsecond) */
314e07d9cb8Szf 
315e07d9cb8Szf #define	RT2560_EEPROM_CONFIG0		16
316e07d9cb8Szf #define	RT2560_EEPROM_BBP_BASE		19
317e07d9cb8Szf #define	RT2560_EEPROM_TXPOWER		35
318e07d9cb8Szf 
319e07d9cb8Szf /*
320e07d9cb8Szf  * control and status registers access macros
321e07d9cb8Szf  */
322e07d9cb8Szf #define	RAL_READ(sc, reg)						\
323*ff3124efSff 	ddi_get32((sc)->sc_ioh, (uint32_t *)((uintptr_t)(sc)->sc_rbase + (reg)))
324e07d9cb8Szf 
325e07d9cb8Szf #define	RAL_WRITE(sc, reg, val)						\
326*ff3124efSff 	ddi_put32((sc)->sc_ioh,						\
327*ff3124efSff 	    (uint32_t *)((uintptr_t)(sc)->sc_rbase + (reg)), (val))
328e07d9cb8Szf 
329e07d9cb8Szf 
330e07d9cb8Szf /*
331e07d9cb8Szf  * EEPROM access macro
332e07d9cb8Szf  */
333e07d9cb8Szf #define	RT2560_EEPROM_CTL(sc, val) do {					\
334e07d9cb8Szf 	_NOTE(CONSTCOND)						\
335e07d9cb8Szf 	RAL_WRITE((sc), RT2560_CSR21, (val));				\
336e07d9cb8Szf 	drv_usecwait(RT2560_EEPROM_DELAY);				\
337e07d9cb8Szf 	_NOTE(CONSTCOND)						\
338e07d9cb8Szf } while (/* CONSTCOND */0)
339e07d9cb8Szf 
340e07d9cb8Szf /*
341e07d9cb8Szf  * Default values for MAC registers; values taken from the reference driver.
342e07d9cb8Szf  */
343e07d9cb8Szf #define	RT2560_DEF_MAC				\
344e07d9cb8Szf 	{ RT2560_PSCSR0,	0x00020002 },	\
345e07d9cb8Szf 	{ RT2560_PSCSR1,	0x00000002 },	\
346e07d9cb8Szf 	{ RT2560_PSCSR2,	0x00020002 },	\
347e07d9cb8Szf 	{ RT2560_PSCSR3,	0x00000002 },	\
348e07d9cb8Szf 	{ RT2560_TIMECSR,	0x00003f21 },	\
349e07d9cb8Szf 	{ RT2560_CSR9,		0x00000780 },	\
350e07d9cb8Szf 	{ RT2560_CSR11,		0x07041483 },	\
351e07d9cb8Szf 	{ RT2560_CNT3,		0x00000000 },	\
352e07d9cb8Szf 	{ RT2560_TXCSR1,	0x07614562 },	\
353e07d9cb8Szf 	{ RT2560_ARSP_PLCP_0,	0x8c8d8b8a },	\
354e07d9cb8Szf 	{ RT2560_ACKPCTCSR,	0x7038140a },	\
355e07d9cb8Szf 	{ RT2560_ARTCSR1,	0x1d21252d },	\
356e07d9cb8Szf 	{ RT2560_ARTCSR2,	0x1919191d },	\
357e07d9cb8Szf 	{ RT2560_RXCSR0,	0xffffffff },	\
358e07d9cb8Szf 	{ RT2560_RXCSR3,	0xb3aab3af },	\
359e07d9cb8Szf 	{ RT2560_PCICSR,	0x000003b8 },	\
360e07d9cb8Szf 	{ RT2560_PWRCSR0,	0x3f3b3100 },	\
361e07d9cb8Szf 	{ RT2560_GPIOCSR,	0x0000ff00 },	\
362e07d9cb8Szf 	{ RT2560_TESTCSR,	0x000000f0 },	\
363e07d9cb8Szf 	{ RT2560_PWRCSR1,	0x000001ff },	\
364e07d9cb8Szf 	{ RT2560_MACCSR0,	0x00213223 },	\
365e07d9cb8Szf 	{ RT2560_MACCSR1,	0x00235518 },	\
366e07d9cb8Szf 	{ RT2560_RLPWCSR,	0x00000040 },	\
367e07d9cb8Szf 	{ RT2560_RALINKCSR,	0x9a009a11 },	\
368e07d9cb8Szf 	{ RT2560_CSR7,		0xffffffff },	\
369e07d9cb8Szf 	{ RT2560_BBPCSR1,	0x82188200 },	\
370e07d9cb8Szf 	{ RT2560_TXACKCSR0,	0x00000020 },	\
371e07d9cb8Szf 	{ RT2560_SECCSR3,	0x0000e78f }
372e07d9cb8Szf 
373e07d9cb8Szf /*
374e07d9cb8Szf  * Default values for BBP registers; values taken from the reference driver.
375e07d9cb8Szf  */
376e07d9cb8Szf #define	RT2560_DEF_BBP	\
377e07d9cb8Szf 	{  3, 0x02 },	\
378e07d9cb8Szf 	{  4, 0x19 },	\
379e07d9cb8Szf 	{ 14, 0x1c },	\
380e07d9cb8Szf 	{ 15, 0x30 },	\
381e07d9cb8Szf 	{ 16, 0xac },	\
382e07d9cb8Szf 	{ 17, 0x48 },	\
383e07d9cb8Szf 	{ 18, 0x18 },	\
384e07d9cb8Szf 	{ 19, 0xff },	\
385e07d9cb8Szf 	{ 20, 0x1e },	\
386e07d9cb8Szf 	{ 21, 0x08 },	\
387e07d9cb8Szf 	{ 22, 0x08 },	\
388e07d9cb8Szf 	{ 23, 0x08 },	\
389e07d9cb8Szf 	{ 24, 0x80 },	\
390e07d9cb8Szf 	{ 25, 0x50 },	\
391e07d9cb8Szf 	{ 26, 0x08 },	\
392e07d9cb8Szf 	{ 27, 0x23 },	\
393e07d9cb8Szf 	{ 30, 0x10 },	\
394e07d9cb8Szf 	{ 31, 0x2b },	\
395e07d9cb8Szf 	{ 32, 0xb9 },	\
396e07d9cb8Szf 	{ 34, 0x12 },	\
397e07d9cb8Szf 	{ 35, 0x50 },	\
398e07d9cb8Szf 	{ 39, 0xc4 },	\
399e07d9cb8Szf 	{ 40, 0x02 },	\
400e07d9cb8Szf 	{ 41, 0x60 },	\
401e07d9cb8Szf 	{ 53, 0x10 },	\
402e07d9cb8Szf 	{ 54, 0x18 },	\
403e07d9cb8Szf 	{ 56, 0x08 },	\
404e07d9cb8Szf 	{ 57, 0x10 },	\
405e07d9cb8Szf 	{ 58, 0x08 },	\
406e07d9cb8Szf 	{ 61, 0x60 },	\
407e07d9cb8Szf 	{ 62, 0x10 },	\
408e07d9cb8Szf 	{ 75, 0xff }
409e07d9cb8Szf 
410e07d9cb8Szf /*
411e07d9cb8Szf  * Default values for RF register R2 indexed by channel numbers; values taken
412e07d9cb8Szf  * from the reference driver.
413e07d9cb8Szf  */
414e07d9cb8Szf #define	RT2560_RF2522_R2						\
415e07d9cb8Szf {									\
416e07d9cb8Szf 	0x307f6, 0x307fb, 0x30800, 0x30805, 0x3080a, 0x3080f, 0x30814,	\
417e07d9cb8Szf 	0x30819, 0x3081e, 0x30823, 0x30828, 0x3082d, 0x30832, 0x3083e	\
418e07d9cb8Szf }
419e07d9cb8Szf 
420e07d9cb8Szf #define	RT2560_RF2523_R2						\
421e07d9cb8Szf {									\
422e07d9cb8Szf 	0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d,	\
423e07d9cb8Szf 	0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346	\
424e07d9cb8Szf }
425e07d9cb8Szf 
426e07d9cb8Szf #define	RT2560_RF2524_R2						\
427e07d9cb8Szf {									\
428e07d9cb8Szf 	0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d,	\
429e07d9cb8Szf 	0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346	\
430e07d9cb8Szf }
431e07d9cb8Szf 
432e07d9cb8Szf #define	RT2560_RF2525_R2						\
433e07d9cb8Szf {									\
434e07d9cb8Szf 	0x20327, 0x20328, 0x20329, 0x2032a, 0x2032b, 0x2032c, 0x2032d,	\
435e07d9cb8Szf 	0x2032e, 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20346	\
436e07d9cb8Szf }
437e07d9cb8Szf 
438e07d9cb8Szf #define	RT2560_RF2525_HI_R2						\
439e07d9cb8Szf {									\
440e07d9cb8Szf 	0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20344, 0x20345,	\
441e07d9cb8Szf 	0x20346, 0x20347, 0x20348, 0x20349, 0x2034a, 0x2034b, 0x2034e	\
442e07d9cb8Szf }
443e07d9cb8Szf 
444e07d9cb8Szf #define	RT2560_RF2525E_R2						\
445e07d9cb8Szf {									\
446e07d9cb8Szf 	0x2044d, 0x2044e, 0x2044f, 0x20460, 0x20461, 0x20462, 0x20463,	\
447e07d9cb8Szf 	0x20464, 0x20465, 0x20466, 0x20467, 0x20468, 0x20469, 0x2046b	\
448e07d9cb8Szf }
449e07d9cb8Szf 
450e07d9cb8Szf #define	RT2560_RF2526_HI_R2						\
451e07d9cb8Szf {									\
452e07d9cb8Szf 	0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d, 0x0022d,	\
453e07d9cb8Szf 	0x0022e, 0x0022e, 0x0022f, 0x0022d, 0x00240, 0x00240, 0x00241	\
454e07d9cb8Szf }
455e07d9cb8Szf 
456e07d9cb8Szf #define	RT2560_RF2526_R2						\
457e07d9cb8Szf {									\
458e07d9cb8Szf 	0x00226, 0x00227, 0x00227, 0x00228, 0x00228, 0x00229, 0x00229,	\
459e07d9cb8Szf 	0x0022a, 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d	\
460e07d9cb8Szf }
461e07d9cb8Szf 
462e07d9cb8Szf /*
463e07d9cb8Szf  * For dual-band RF, RF registers R1 and R4 also depend on channel number;
464e07d9cb8Szf  * values taken from the reference driver.
465e07d9cb8Szf  */
466e07d9cb8Szf #define	RT2560_RF5222				\
467e07d9cb8Szf 	{   1, 0x08808, 0x0044d, 0x00282 },	\
468e07d9cb8Szf 	{   2, 0x08808, 0x0044e, 0x00282 },	\
469e07d9cb8Szf 	{   3, 0x08808, 0x0044f, 0x00282 },	\
470e07d9cb8Szf 	{   4, 0x08808, 0x00460, 0x00282 },	\
471e07d9cb8Szf 	{   5, 0x08808, 0x00461, 0x00282 },	\
472e07d9cb8Szf 	{   6, 0x08808, 0x00462, 0x00282 },	\
473e07d9cb8Szf 	{   7, 0x08808, 0x00463, 0x00282 },	\
474e07d9cb8Szf 	{   8, 0x08808, 0x00464, 0x00282 },	\
475e07d9cb8Szf 	{   9, 0x08808, 0x00465, 0x00282 },	\
476e07d9cb8Szf 	{  10, 0x08808, 0x00466, 0x00282 },	\
477e07d9cb8Szf 	{  11, 0x08808, 0x00467, 0x00282 },	\
478e07d9cb8Szf 	{  12, 0x08808, 0x00468, 0x00282 },	\
479e07d9cb8Szf 	{  13, 0x08808, 0x00469, 0x00282 },	\
480e07d9cb8Szf 	{  14, 0x08808, 0x0046b, 0x00286 },	\
481e07d9cb8Szf 						\
482e07d9cb8Szf 	{  36, 0x08804, 0x06225, 0x00287 },	\
483e07d9cb8Szf 	{  40, 0x08804, 0x06226, 0x00287 },	\
484e07d9cb8Szf 	{  44, 0x08804, 0x06227, 0x00287 },	\
485e07d9cb8Szf 	{  48, 0x08804, 0x06228, 0x00287 },	\
486e07d9cb8Szf 	{  52, 0x08804, 0x06229, 0x00287 },	\
487e07d9cb8Szf 	{  56, 0x08804, 0x0622a, 0x00287 },	\
488e07d9cb8Szf 	{  60, 0x08804, 0x0622b, 0x00287 },	\
489e07d9cb8Szf 	{  64, 0x08804, 0x0622c, 0x00287 },	\
490e07d9cb8Szf 						\
491e07d9cb8Szf 	{ 100, 0x08804, 0x02200, 0x00283 },	\
492e07d9cb8Szf 	{ 104, 0x08804, 0x02201, 0x00283 },	\
493e07d9cb8Szf 	{ 108, 0x08804, 0x02202, 0x00283 },	\
494e07d9cb8Szf 	{ 112, 0x08804, 0x02203, 0x00283 },	\
495e07d9cb8Szf 	{ 116, 0x08804, 0x02204, 0x00283 },	\
496e07d9cb8Szf 	{ 120, 0x08804, 0x02205, 0x00283 },	\
497e07d9cb8Szf 	{ 124, 0x08804, 0x02206, 0x00283 },	\
498e07d9cb8Szf 	{ 128, 0x08804, 0x02207, 0x00283 },	\
499e07d9cb8Szf 	{ 132, 0x08804, 0x02208, 0x00283 },	\
500e07d9cb8Szf 	{ 136, 0x08804, 0x02209, 0x00283 },	\
501e07d9cb8Szf 	{ 140, 0x08804, 0x0220a, 0x00283 },	\
502e07d9cb8Szf 						\
503e07d9cb8Szf 	{ 149, 0x08808, 0x02429, 0x00281 },	\
504e07d9cb8Szf 	{ 153, 0x08808, 0x0242b, 0x00281 },	\
505e07d9cb8Szf 	{ 157, 0x08808, 0x0242d, 0x00281 },	\
506e07d9cb8Szf 	{ 161, 0x08808, 0x0242f, 0x00281 }
507e07d9cb8Szf 
508e07d9cb8Szf #ifdef __cplusplus
509e07d9cb8Szf }
510e07d9cb8Szf #endif
511e07d9cb8Szf 
512e07d9cb8Szf #endif /* _RT2560_REG_H */
513