1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 /*
22  * Copyright 2008 Sun Microsystems, Inc.  All rights reserved.
23  * Use is subject to license terms.
24  */
25 
26 #pragma ident	"%Z%%M%	%I%	%E% SMI"
27 
28 #include <sys/nxge/nxge_impl.h>
29 #include <sys/nxge/nxge_mac.h>
30 
31 static void nxge_get_niu_property(dev_info_t *, niu_type_t *);
32 static nxge_status_t nxge_get_mac_addr_properties(p_nxge_t);
33 static nxge_status_t nxge_use_cfg_n2niu_properties(p_nxge_t);
34 static void nxge_use_cfg_neptune_properties(p_nxge_t);
35 static void nxge_use_cfg_dma_config(p_nxge_t);
36 static void nxge_use_cfg_vlan_class_config(p_nxge_t);
37 static void nxge_use_cfg_mac_class_config(p_nxge_t);
38 static void nxge_use_cfg_class_config(p_nxge_t);
39 static void nxge_use_cfg_link_cfg(p_nxge_t);
40 static void nxge_set_hw_dma_config(p_nxge_t);
41 static void nxge_set_hw_vlan_class_config(p_nxge_t);
42 static void nxge_set_hw_mac_class_config(p_nxge_t);
43 static void nxge_set_hw_class_config(p_nxge_t);
44 static nxge_status_t nxge_use_default_dma_config_n2(p_nxge_t);
45 static void nxge_ldgv_setup(p_nxge_ldg_t *, p_nxge_ldv_t *, uint8_t,
46 	uint8_t, int *);
47 static void nxge_init_mmac(p_nxge_t, boolean_t);
48 
49 uint32_t nxge_use_hw_property = 1;
50 uint32_t nxge_groups_per_port = 2;
51 
52 extern uint32_t nxge_use_partition;
53 extern uint32_t nxge_dma_obp_props_only;
54 
55 extern uint16_t nxge_rcr_timeout;
56 extern uint16_t nxge_rcr_threshold;
57 
58 extern uint_t nxge_rx_intr(void *, void *);
59 extern uint_t nxge_tx_intr(void *, void *);
60 extern uint_t nxge_mif_intr(void *, void *);
61 extern uint_t nxge_mac_intr(void *, void *);
62 extern uint_t nxge_syserr_intr(void *, void *);
63 extern void *nxge_list;
64 
65 #define	NXGE_SHARED_REG_SW_SIM
66 
67 #ifdef NXGE_SHARED_REG_SW_SIM
68 uint64_t global_dev_ctrl = 0;
69 #endif
70 
71 #define	MAX_SIBLINGS	NXGE_MAX_PORTS
72 
73 extern uint32_t nxge_rbr_size;
74 extern uint32_t nxge_rcr_size;
75 extern uint32_t nxge_tx_ring_size;
76 extern uint32_t nxge_rbr_spare_size;
77 
78 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t);
79 
80 static uint8_t p2_tx_fair[2] = {12, 12};
81 static uint8_t p2_tx_equal[2] = {12, 12};
82 static uint8_t p4_tx_fair[4] = {6, 6, 6, 6};
83 static uint8_t p4_tx_equal[4] = {6, 6, 6, 6};
84 static uint8_t p2_rx_fair[2] = {8, 8};
85 static uint8_t p2_rx_equal[2] = {8, 8};
86 static uint8_t p4_rx_fair[4] = {4, 4, 4, 4};
87 static uint8_t p4_rx_equal[4] = {4, 4, 4, 4};
88 
89 static uint8_t p2_rdcgrp_fair[2] = {4, 4};
90 static uint8_t p2_rdcgrp_equal[2] = {4, 4};
91 static uint8_t p4_rdcgrp_fair[4] = {2, 2, 1, 1};
92 static uint8_t p4_rdcgrp_equal[4] = {2, 2, 2, 2};
93 static uint8_t p2_rdcgrp_cls[2] = {1, 1};
94 static uint8_t p4_rdcgrp_cls[4] = {1, 1, 1, 1};
95 
96 static uint8_t rx_4_1G[4] = {4, 4, 4, 4};
97 static uint8_t rx_2_10G[2] = {8, 8};
98 static uint8_t rx_2_10G_2_1G[4] = {6, 6, 2, 2};
99 static uint8_t rx_1_10G_3_1G[4] = {10, 2, 2, 2};
100 static uint8_t rx_1_1G_1_10G_2_1G[4] = {2, 10, 2, 2};
101 
102 static uint8_t tx_4_1G[4] = {6, 6, 6, 6};
103 static uint8_t tx_2_10G[2] = {12, 12};
104 static uint8_t tx_2_10G_2_1G[4] = {10, 10, 2, 2};
105 static uint8_t tx_1_10G_3_1G[4] = {12, 4, 4, 4};
106 static uint8_t tx_1_1G_1_10G_2_1G[4] = {4, 12, 4, 4};
107 
108 typedef enum {
109 	DEFAULT = 0,
110 	EQUAL,
111 	FAIR,
112 	CUSTOM,
113 	CLASSIFY,
114 	L2_CLASSIFY,
115 	L3_DISTRIBUTE,
116 	L3_CLASSIFY,
117 	L3_TCAM,
118 	CONFIG_TOKEN_NONE
119 } config_token_t;
120 
121 static char *token_names[] = {
122 	"default",
123 	"equal",
124 	"fair",
125 	"custom",
126 	"classify",
127 	"l2_classify",
128 	"l3_distribute",
129 	"l3_classify",
130 	"l3_tcam",
131 	"none",
132 };
133 
134 void nxge_virint_regs_dump(p_nxge_t nxgep);
135 
136 void
137 nxge_virint_regs_dump(p_nxge_t nxgep)
138 {
139 	npi_handle_t handle;
140 
141 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_virint_regs_dump"));
142 	handle = NXGE_DEV_NPI_HANDLE(nxgep);
143 	(void) npi_vir_dump_pio_fzc_regs_one(handle);
144 	(void) npi_vir_dump_ldgnum(handle);
145 	(void) npi_vir_dump_ldsv(handle);
146 	(void) npi_vir_dump_imask0(handle);
147 	(void) npi_vir_dump_sid(handle);
148 	(void) npi_mac_dump_regs(handle, nxgep->function_num);
149 	(void) npi_ipp_dump_regs(handle, nxgep->function_num);
150 	(void) npi_fflp_dump_regs(handle);
151 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_virint_regs_dump"));
152 }
153 
154 /*
155  * For now: we hard coded the DMA configurations.
156  *	    and assume for one partition only.
157  *
158  *       OBP. Then OBP will pass this partition's
159  *	 Neptune configurations to fcode to create
160  *	 properties for them.
161  *
162  *	Since Neptune(PCI-E) and NIU (Niagara-2) has
163  *	different bus interfaces, the driver needs
164  *	to know which bus it is connected to.
165  *  	Ravinder suggested: create a device property.
166  *	In partitioning environment, we cannot
167  *	use .conf file (need to check). If conf changes,
168  *	need to reboot the system.
169  *	The following function assumes that we will
170  *	retrieve its properties from a virtualized nexus driver.
171  */
172 
173 nxge_status_t
174 nxge_cntlops(dev_info_t *dip, nxge_ctl_enum_t ctlop, void *arg, void *result)
175 {
176 	nxge_status_t status = NXGE_OK;
177 	int instance;
178 	p_nxge_t nxgep;
179 
180 #ifndef NXGE_SHARED_REG_SW_SIM
181 	npi_handle_t handle;
182 	uint16_t sr16, cr16;
183 #endif
184 	instance = ddi_get_instance(dip);
185 	NXGE_DEBUG_MSG((NULL, VIR_CTL, "Instance %d ", instance));
186 
187 	if (nxge_list == NULL) {
188 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
189 				"nxge_cntlops: nxge_list null"));
190 		return (NXGE_ERROR);
191 	}
192 	nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
193 	if (nxgep == NULL) {
194 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
195 				"nxge_cntlops: nxgep null"));
196 		return (NXGE_ERROR);
197 	}
198 #ifndef NXGE_SHARED_REG_SW_SIM
199 	handle = nxgep->npi_reg_handle;
200 #endif
201 	switch (ctlop) {
202 	case NXGE_CTLOPS_NIUTYPE:
203 		nxge_get_niu_property(dip, (niu_type_t *)result);
204 		return (status);
205 
206 	case NXGE_CTLOPS_GET_SHARED_REG:
207 #ifdef NXGE_SHARED_REG_SW_SIM
208 		*(uint64_t *)result = global_dev_ctrl;
209 		return (0);
210 #else
211 		status = npi_dev_func_sr_sr_get(handle, &sr16);
212 		*(uint16_t *)result = sr16;
213 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
214 			"nxge_cntlops: NXGE_CTLOPS_GET_SHARED_REG"));
215 		return (0);
216 #endif
217 
218 	case NXGE_CTLOPS_SET_SHARED_REG_LOCK:
219 #ifdef NXGE_SHARED_REG_SW_SIM
220 		global_dev_ctrl = *(uint64_t *)arg;
221 		return (0);
222 #else
223 		status = NPI_FAILURE;
224 		while (status != NPI_SUCCESS)
225 			status = npi_dev_func_sr_lock_enter(handle);
226 
227 		sr16 = *(uint16_t *)arg;
228 		status = npi_dev_func_sr_sr_set_only(handle, &sr16);
229 		status = npi_dev_func_sr_lock_free(handle);
230 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
231 			"nxge_cntlops: NXGE_CTLOPS_SET_SHARED_REG"));
232 		return (0);
233 #endif
234 
235 	case NXGE_CTLOPS_UPDATE_SHARED_REG:
236 #ifdef NXGE_SHARED_REG_SW_SIM
237 		global_dev_ctrl |= *(uint64_t *)arg;
238 		return (0);
239 #else
240 		status = NPI_FAILURE;
241 		while (status != NPI_SUCCESS)
242 			status = npi_dev_func_sr_lock_enter(handle);
243 		status = npi_dev_func_sr_sr_get(handle, &sr16);
244 		sr16 |= *(uint16_t *)arg;
245 		status = npi_dev_func_sr_sr_set_only(handle, &sr16);
246 		status = npi_dev_func_sr_lock_free(handle);
247 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
248 			"nxge_cntlops: NXGE_CTLOPS_SET_SHARED_REG"));
249 		return (0);
250 #endif
251 
252 	case NXGE_CTLOPS_CLEAR_BIT_SHARED_REG_UL:
253 #ifdef NXGE_SHARED_REG_SW_SIM
254 		global_dev_ctrl |= *(uint64_t *)arg;
255 		return (0);
256 #else
257 		status = npi_dev_func_sr_sr_get(handle, &sr16);
258 		cr16 = *(uint16_t *)arg;
259 		sr16 &= ~cr16;
260 		status = npi_dev_func_sr_sr_set_only(handle, &sr16);
261 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
262 			"nxge_cntlops: NXGE_CTLOPS_SET_SHARED_REG"));
263 		return (0);
264 #endif
265 
266 	case NXGE_CTLOPS_CLEAR_BIT_SHARED_REG:
267 #ifdef NXGE_SHARED_REG_SW_SIM
268 		global_dev_ctrl |= *(uint64_t *)arg;
269 		return (0);
270 #else
271 		status = NPI_FAILURE;
272 		while (status != NPI_SUCCESS)
273 			status = npi_dev_func_sr_lock_enter(handle);
274 		status = npi_dev_func_sr_sr_get(handle, &sr16);
275 		cr16 = *(uint16_t *)arg;
276 		sr16 &= ~cr16;
277 		status = npi_dev_func_sr_sr_set_only(handle, &sr16);
278 		status = npi_dev_func_sr_lock_free(handle);
279 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
280 			"nxge_cntlops: NXGE_CTLOPS_SET_SHARED_REG"));
281 		return (0);
282 #endif
283 
284 	case NXGE_CTLOPS_GET_LOCK_BLOCK:
285 #ifdef NXGE_SHARED_REG_SW_SIM
286 		global_dev_ctrl |= *(uint64_t *)arg;
287 		return (0);
288 #else
289 		status = NPI_FAILURE;
290 		while (status != NPI_SUCCESS)
291 			status = npi_dev_func_sr_lock_enter(handle);
292 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
293 			"nxge_cntlops: NXGE_CTLOPS_GET_LOCK_BLOCK"));
294 		return (0);
295 #endif
296 	case NXGE_CTLOPS_GET_LOCK_TRY:
297 #ifdef NXGE_SHARED_REG_SW_SIM
298 		global_dev_ctrl |= *(uint64_t *)arg;
299 		return (0);
300 #else
301 		status = npi_dev_func_sr_lock_enter(handle);
302 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
303 			"nxge_cntlops: NXGE_CTLOPS_GET_LOCK_TRY"));
304 		if (status == NPI_SUCCESS)
305 			return (NXGE_OK);
306 		else
307 			return (NXGE_ERROR);
308 #endif
309 	case NXGE_CTLOPS_FREE_LOCK:
310 #ifdef NXGE_SHARED_REG_SW_SIM
311 		global_dev_ctrl |= *(uint64_t *)arg;
312 		return (0);
313 #else
314 		status = npi_dev_func_sr_lock_free(handle);
315 		NXGE_DEBUG_MSG((NULL, VIR_CTL,
316 			"nxge_cntlops: NXGE_CTLOPS_GET_LOCK_FREE"));
317 		if (status == NPI_SUCCESS)
318 			return (NXGE_OK);
319 		else
320 			return (NXGE_ERROR);
321 #endif
322 
323 	default:
324 		status = NXGE_ERROR;
325 	}
326 
327 	return (status);
328 }
329 
330 void
331 nxge_common_lock_get(p_nxge_t nxgep)
332 {
333 	uint32_t status = NPI_FAILURE;
334 	npi_handle_t handle;
335 
336 #if	defined(NXGE_SHARE_REG_SW_SIM)
337 	return;
338 #endif
339 	handle = nxgep->npi_reg_handle;
340 	while (status != NPI_SUCCESS)
341 		status = npi_dev_func_sr_lock_enter(handle);
342 }
343 
344 void
345 nxge_common_lock_free(p_nxge_t nxgep)
346 {
347 	npi_handle_t handle;
348 
349 #if	defined(NXGE_SHARE_REG_SW_SIM)
350 	return;
351 #endif
352 	handle = nxgep->npi_reg_handle;
353 	(void) npi_dev_func_sr_lock_free(handle);
354 }
355 
356 
357 static void
358 nxge_get_niu_property(dev_info_t *dip, niu_type_t *niu_type)
359 {
360 	uchar_t *prop_val;
361 	uint_t prop_len;
362 
363 	*niu_type = NIU_TYPE_NONE;
364 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, dip, 0,
365 			"niu-type", (uchar_t **)&prop_val,
366 			&prop_len) == DDI_PROP_SUCCESS) {
367 		if (strncmp("niu", (caddr_t)prop_val, (size_t)prop_len) == 0) {
368 			*niu_type = N2_NIU;
369 		}
370 		ddi_prop_free(prop_val);
371 	}
372 }
373 
374 static config_token_t
375 nxge_get_config_token(char *prop)
376 {
377 	config_token_t token = DEFAULT;
378 
379 	while (token < CONFIG_TOKEN_NONE) {
380 		if (strncmp(prop, token_names[token], 4) == 0)
381 			break;
382 		token++;
383 	}
384 	return (token);
385 }
386 
387 /* per port */
388 
389 static nxge_status_t
390 nxge_update_rxdma_grp_properties(p_nxge_t nxgep, config_token_t token,
391 	dev_info_t *s_dip[])
392 {
393 	nxge_status_t status = NXGE_OK;
394 	int ddi_status;
395 	int num_ports = nxgep->nports;
396 	int port, bits, j;
397 	uint8_t start_grp = 0, num_grps = 0;
398 	p_nxge_param_t param_arr;
399 	uint32_t grp_bitmap[MAX_SIBLINGS];
400 	int custom_start_grp[MAX_SIBLINGS];
401 	int custom_num_grp[MAX_SIBLINGS];
402 	uint8_t bad_config = B_FALSE;
403 	char *start_prop, *num_prop, *cfg_prop;
404 
405 	start_grp = 0;
406 	param_arr = nxgep->param_arr;
407 	start_prop = param_arr[param_rdc_grps_start].fcode_name;
408 	num_prop = param_arr[param_rx_rdc_grps].fcode_name;
409 
410 	switch (token) {
411 	case FAIR:
412 		cfg_prop = "fair";
413 		for (port = 0; port < num_ports; port++) {
414 			custom_num_grp[port] =
415 				(num_ports == 4) ?
416 				p4_rdcgrp_fair[port] :
417 				p2_rdcgrp_fair[port];
418 			custom_start_grp[port] = start_grp;
419 			start_grp += custom_num_grp[port];
420 		}
421 		break;
422 
423 	case EQUAL:
424 		cfg_prop = "equal";
425 		for (port = 0; port < num_ports; port++) {
426 			custom_num_grp[port] =
427 				(num_ports == 4) ?
428 				p4_rdcgrp_equal[port] :
429 				p2_rdcgrp_equal[port];
430 			custom_start_grp[port] = start_grp;
431 			start_grp += custom_num_grp[port];
432 		}
433 		break;
434 
435 
436 	case CLASSIFY:
437 		cfg_prop = "classify";
438 		for (port = 0; port < num_ports; port++) {
439 			custom_num_grp[port] = (num_ports == 4) ?
440 				p4_rdcgrp_cls[port] : p2_rdcgrp_cls[port];
441 			custom_start_grp[port] = start_grp;
442 			start_grp += custom_num_grp[port];
443 		}
444 		break;
445 
446 	case CUSTOM:
447 		cfg_prop = "custom";
448 		/* See if it is good config */
449 		num_grps = 0;
450 		for (port = 0; port < num_ports; port++) {
451 			custom_start_grp[port] =
452 				ddi_prop_get_int(DDI_DEV_T_NONE, s_dip[port],
453 				DDI_PROP_DONTPASS, start_prop, -1);
454 			if ((custom_start_grp[port] == -1) ||
455 				(custom_start_grp[port] >=
456 					NXGE_MAX_RDC_GRPS)) {
457 				bad_config = B_TRUE;
458 				break;
459 			}
460 			custom_num_grp[port] = ddi_prop_get_int(
461 				DDI_DEV_T_NONE,
462 				s_dip[port],
463 				DDI_PROP_DONTPASS,
464 				num_prop, -1);
465 
466 			if ((custom_num_grp[port] == -1) ||
467 				(custom_num_grp[port] >
468 					NXGE_MAX_RDC_GRPS) ||
469 				((custom_num_grp[port] +
470 						custom_start_grp[port]) >=
471 					NXGE_MAX_RDC_GRPS)) {
472 				bad_config = B_TRUE;
473 				break;
474 			}
475 			num_grps += custom_num_grp[port];
476 			if (num_grps > NXGE_MAX_RDC_GRPS) {
477 				bad_config = B_TRUE;
478 				break;
479 			}
480 			grp_bitmap[port] = 0;
481 			for (bits = 0;
482 				bits < custom_num_grp[port];
483 				bits++) {
484 				grp_bitmap[port] |=
485 					(1 << (bits + custom_start_grp[port]));
486 			}
487 
488 		}
489 
490 		if (bad_config == B_FALSE) {
491 			/* check for overlap */
492 			for (port = 0; port < num_ports - 1; port++) {
493 				for (j = port + 1; j < num_ports; j++) {
494 					if (grp_bitmap[port] &
495 						grp_bitmap[j]) {
496 						bad_config = B_TRUE;
497 						break;
498 					}
499 				}
500 				if (bad_config == B_TRUE)
501 					break;
502 			}
503 		}
504 		if (bad_config == B_TRUE) {
505 			/* use default config */
506 			for (port = 0; port < num_ports; port++) {
507 				custom_num_grp[port] =
508 					(num_ports == 4) ?
509 					p4_rx_fair[port] : p2_rx_fair[port];
510 				custom_start_grp[port] = start_grp;
511 				start_grp += custom_num_grp[port];
512 			}
513 		}
514 		break;
515 
516 	default:
517 		/* use default config */
518 		cfg_prop = "fair";
519 		for (port = 0; port < num_ports; port++) {
520 			custom_num_grp[port] = (num_ports == 4) ?
521 				p4_rx_fair[port] : p2_rx_fair[port];
522 			custom_start_grp[port] = start_grp;
523 			start_grp += custom_num_grp[port];
524 		}
525 		break;
526 	}
527 
528 	/* Now Update the rx properties */
529 	for (port = 0; port < num_ports; port++) {
530 		ddi_status = ddi_prop_update_string(DDI_DEV_T_NONE, s_dip[port],
531 			"rxdma-grp-cfg", cfg_prop);
532 		if (ddi_status != DDI_PROP_SUCCESS) {
533 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
534 					" property %s not updating",
535 					cfg_prop));
536 			status |= NXGE_DDI_FAILED;
537 		}
538 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
539 			num_prop, custom_num_grp[port]);
540 
541 		if (ddi_status != DDI_PROP_SUCCESS) {
542 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
543 					" property %s not updating",
544 					num_prop));
545 			status |= NXGE_DDI_FAILED;
546 		}
547 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
548 			start_prop, custom_start_grp[port]);
549 
550 		if (ddi_status != DDI_PROP_SUCCESS) {
551 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
552 					" property %s not updating",
553 					start_prop));
554 			status |= NXGE_DDI_FAILED;
555 		}
556 	}
557 	if (status & NXGE_DDI_FAILED)
558 		status |= NXGE_ERROR;
559 
560 	return (status);
561 }
562 
563 static nxge_status_t
564 nxge_update_rxdma_properties(p_nxge_t nxgep, config_token_t token,
565 	dev_info_t *s_dip[])
566 {
567 	nxge_status_t status = NXGE_OK;
568 	int ddi_status;
569 	int num_ports = nxgep->nports;
570 	int port, bits, j;
571 	uint8_t start_rdc = 0, num_rdc = 0;
572 	p_nxge_param_t param_arr;
573 	uint32_t rdc_bitmap[MAX_SIBLINGS];
574 	int custom_start_rdc[MAX_SIBLINGS];
575 	int custom_num_rdc[MAX_SIBLINGS];
576 	uint8_t bad_config = B_FALSE;
577 	int *prop_val;
578 	uint_t prop_len;
579 	char *start_rdc_prop, *num_rdc_prop, *cfg_prop;
580 
581 	start_rdc = 0;
582 	param_arr = nxgep->param_arr;
583 	start_rdc_prop = param_arr[param_rxdma_channels_begin].fcode_name;
584 	num_rdc_prop = param_arr[param_rxdma_channels].fcode_name;
585 
586 	switch (token) {
587 	case FAIR:
588 		cfg_prop = "fair";
589 		for (port = 0; port < num_ports; port++) {
590 			custom_num_rdc[port] = (num_ports == 4) ?
591 				p4_rx_fair[port] : p2_rx_fair[port];
592 			custom_start_rdc[port] = start_rdc;
593 			start_rdc += custom_num_rdc[port];
594 		}
595 		break;
596 
597 	case EQUAL:
598 		cfg_prop = "equal";
599 		for (port = 0; port < num_ports; port++) {
600 			custom_num_rdc[port] = (num_ports == 4) ?
601 				p4_rx_equal[port] :
602 				p2_rx_equal[port];
603 			custom_start_rdc[port] = start_rdc;
604 			start_rdc += custom_num_rdc[port];
605 		}
606 		break;
607 
608 	case CUSTOM:
609 		cfg_prop = "custom";
610 		/* See if it is good config */
611 		num_rdc = 0;
612 		for (port = 0; port < num_ports; port++) {
613 			ddi_status = ddi_prop_lookup_int_array(
614 				DDI_DEV_T_ANY,
615 				s_dip[port], 0,
616 				start_rdc_prop,
617 				&prop_val,
618 				&prop_len);
619 			if (ddi_status == DDI_SUCCESS)
620 				custom_start_rdc[port] = *prop_val;
621 			else {
622 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
623 						" %s custom start port %d"
624 						" read failed ",
625 						" rxdma-cfg", port));
626 				bad_config = B_TRUE;
627 				status |= NXGE_DDI_FAILED;
628 			}
629 			if ((custom_start_rdc[port] == -1) ||
630 				(custom_start_rdc[port] >=
631 					NXGE_MAX_RDCS)) {
632 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
633 						" %s custom start %d"
634 						" out of range %x ",
635 						" rxdma-cfg",
636 						port,
637 						custom_start_rdc[port]));
638 				bad_config = B_TRUE;
639 				break;
640 			}
641 			ddi_status = ddi_prop_lookup_int_array(
642 				DDI_DEV_T_ANY,
643 				s_dip[port],
644 				0,
645 				num_rdc_prop,
646 				&prop_val,
647 				&prop_len);
648 
649 			if (ddi_status == DDI_SUCCESS)
650 				custom_num_rdc[port] = *prop_val;
651 			else {
652 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
653 					" %s custom num port %d"
654 					" read failed ",
655 					"rxdma-cfg", port));
656 				bad_config = B_TRUE;
657 				status |= NXGE_DDI_FAILED;
658 			}
659 
660 			if ((custom_num_rdc[port] == -1) ||
661 					(custom_num_rdc[port] >
662 						NXGE_MAX_RDCS) ||
663 					((custom_num_rdc[port] +
664 						custom_start_rdc[port]) >
665 					NXGE_MAX_RDCS)) {
666 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
667 					" %s custom num %d"
668 					" out of range %x ",
669 					" rxdma-cfg",
670 					port, custom_num_rdc[port]));
671 				bad_config = B_TRUE;
672 				break;
673 			}
674 			num_rdc += custom_num_rdc[port];
675 			if (num_rdc > NXGE_MAX_RDCS) {
676 				bad_config = B_TRUE;
677 				break;
678 			}
679 			rdc_bitmap[port] = 0;
680 			for (bits = 0;
681 				bits < custom_num_rdc[port]; bits++) {
682 				rdc_bitmap[port] |=
683 					(1 << (bits + custom_start_rdc[port]));
684 			}
685 		}
686 
687 		if (bad_config == B_FALSE) {
688 			/* check for overlap */
689 			for (port = 0; port < num_ports - 1; port++) {
690 				for (j = port + 1; j < num_ports; j++) {
691 					if (rdc_bitmap[port] &
692 						rdc_bitmap[j]) {
693 						NXGE_DEBUG_MSG((nxgep,
694 							CFG_CTL,
695 							" rxdma-cfg"
696 							" property custom"
697 							" bit overlap"
698 							" %d %d ",
699 							port, j));
700 						bad_config = B_TRUE;
701 						break;
702 					}
703 				}
704 				if (bad_config == B_TRUE)
705 					break;
706 			}
707 		}
708 		if (bad_config == B_TRUE) {
709 			/* use default config */
710 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
711 				" rxdma-cfg property:"
712 				" bad custom config:"
713 				" use default"));
714 			for (port = 0; port < num_ports; port++) {
715 				custom_num_rdc[port] =
716 					(num_ports == 4) ?
717 					p4_rx_fair[port] :
718 					p2_rx_fair[port];
719 				custom_start_rdc[port] = start_rdc;
720 				start_rdc += custom_num_rdc[port];
721 			}
722 		}
723 		break;
724 
725 	default:
726 		/* use default config */
727 		cfg_prop = "fair";
728 		for (port = 0; port < num_ports; port++) {
729 			custom_num_rdc[port] = (num_ports == 4) ?
730 				p4_rx_fair[port] : p2_rx_fair[port];
731 			custom_start_rdc[port] = start_rdc;
732 			start_rdc += custom_num_rdc[port];
733 		}
734 		break;
735 	}
736 
737 	/* Now Update the rx properties */
738 	for (port = 0; port < num_ports; port++) {
739 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
740 			" update property rxdma-cfg with %s ", cfg_prop));
741 		ddi_status = ddi_prop_update_string(DDI_DEV_T_NONE, s_dip[port],
742 			"rxdma-cfg", cfg_prop);
743 		if (ddi_status != DDI_PROP_SUCCESS) {
744 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
745 				" property rxdma-cfg is not updating to %s",
746 				cfg_prop));
747 			status |= NXGE_DDI_FAILED;
748 		}
749 		NXGE_DEBUG_MSG((nxgep, CFG_CTL, " update property %s with %d ",
750 			num_rdc_prop, custom_num_rdc[port]));
751 
752 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
753 			num_rdc_prop, custom_num_rdc[port]);
754 
755 		if (ddi_status != DDI_PROP_SUCCESS) {
756 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
757 				" property %s not updating with %d",
758 				num_rdc_prop, custom_num_rdc[port]));
759 			status |= NXGE_DDI_FAILED;
760 		}
761 		NXGE_DEBUG_MSG((nxgep, CFG_CTL, " update property %s with %d ",
762 			start_rdc_prop, custom_start_rdc[port]));
763 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
764 			start_rdc_prop, custom_start_rdc[port]);
765 
766 		if (ddi_status != DDI_PROP_SUCCESS) {
767 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
768 				" property %s not updating with %d ",
769 				start_rdc_prop, custom_start_rdc[port]));
770 			status |= NXGE_DDI_FAILED;
771 		}
772 	}
773 	if (status & NXGE_DDI_FAILED)
774 		status |= NXGE_ERROR;
775 	return (status);
776 }
777 
778 static nxge_status_t
779 nxge_update_txdma_properties(p_nxge_t nxgep, config_token_t token,
780 	dev_info_t *s_dip[])
781 {
782 	nxge_status_t status = NXGE_OK;
783 	int ddi_status = DDI_SUCCESS;
784 	int num_ports = nxgep->nports;
785 	int port, bits, j;
786 	uint8_t start_tdc = 0, num_tdc = 0;
787 	p_nxge_param_t param_arr;
788 	uint32_t tdc_bitmap[MAX_SIBLINGS];
789 	int custom_start_tdc[MAX_SIBLINGS];
790 	int custom_num_tdc[MAX_SIBLINGS];
791 	uint8_t bad_config = B_FALSE;
792 	int *prop_val;
793 	uint_t prop_len;
794 	char *start_tdc_prop, *num_tdc_prop, *cfg_prop;
795 
796 	start_tdc = 0;
797 	param_arr = nxgep->param_arr;
798 	start_tdc_prop = param_arr[param_txdma_channels_begin].fcode_name;
799 	num_tdc_prop = param_arr[param_txdma_channels].fcode_name;
800 
801 	switch (token) {
802 	case FAIR:
803 		cfg_prop = "fair";
804 		for (port = 0; port < num_ports; port++) {
805 			custom_num_tdc[port] = (num_ports == 4) ?
806 				p4_tx_fair[port] : p2_tx_fair[port];
807 			custom_start_tdc[port] = start_tdc;
808 			start_tdc += custom_num_tdc[port];
809 		}
810 		break;
811 
812 	case EQUAL:
813 		cfg_prop = "equal";
814 		for (port = 0; port < num_ports; port++) {
815 			custom_num_tdc[port] = (num_ports == 4) ?
816 				p4_tx_equal[port] : p2_tx_equal[port];
817 			custom_start_tdc[port] = start_tdc;
818 			start_tdc += custom_num_tdc[port];
819 		}
820 		break;
821 
822 	case CUSTOM:
823 		cfg_prop = "custom";
824 		/* See if it is good config */
825 		num_tdc = 0;
826 		for (port = 0; port < num_ports; port++) {
827 			ddi_status = ddi_prop_lookup_int_array(
828 				DDI_DEV_T_ANY, s_dip[port], 0, start_tdc_prop,
829 				&prop_val, &prop_len);
830 			if (ddi_status == DDI_SUCCESS)
831 				custom_start_tdc[port] = *prop_val;
832 			else {
833 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
834 					" %s custom start port %d"
835 					" read failed ", " txdma-cfg", port));
836 				bad_config = B_TRUE;
837 				status |= NXGE_DDI_FAILED;
838 			}
839 
840 			if ((custom_start_tdc[port] == -1) ||
841 					(custom_start_tdc[port] >=
842 					NXGE_MAX_RDCS)) {
843 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
844 					" %s custom start %d"
845 					" out of range %x ", " txdma-cfg",
846 					port, custom_start_tdc[port]));
847 				bad_config = B_TRUE;
848 				break;
849 			}
850 
851 			ddi_status = ddi_prop_lookup_int_array(
852 				DDI_DEV_T_ANY, s_dip[port], 0, num_tdc_prop,
853 				&prop_val, &prop_len);
854 			if (ddi_status == DDI_SUCCESS)
855 				custom_num_tdc[port] = *prop_val;
856 			else {
857 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
858 					" %s custom num port %d"
859 					" read failed ", " txdma-cfg", port));
860 				bad_config = B_TRUE;
861 				status |= NXGE_DDI_FAILED;
862 			}
863 
864 			if ((custom_num_tdc[port] == -1) ||
865 					(custom_num_tdc[port] >
866 						NXGE_MAX_TDCS) ||
867 					((custom_num_tdc[port] +
868 						custom_start_tdc[port]) >
869 					NXGE_MAX_TDCS)) {
870 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
871 					" %s custom num %d"
872 					" out of range %x ", " rxdma-cfg",
873 					port, custom_num_tdc[port]));
874 				bad_config = B_TRUE;
875 				break;
876 			}
877 			num_tdc += custom_num_tdc[port];
878 			if (num_tdc > NXGE_MAX_TDCS) {
879 				bad_config = B_TRUE;
880 				break;
881 			}
882 			tdc_bitmap[port] = 0;
883 			for (bits = 0;
884 				bits < custom_num_tdc[port]; bits++) {
885 				tdc_bitmap[port] |=
886 					(1 <<
887 					(bits + custom_start_tdc[port]));
888 			}
889 
890 		}
891 
892 		if (bad_config == B_FALSE) {
893 			/* check for overlap */
894 			for (port = 0; port < num_ports - 1; port++) {
895 				for (j = port + 1; j < num_ports; j++) {
896 					if (tdc_bitmap[port] &
897 						tdc_bitmap[j]) {
898 						NXGE_DEBUG_MSG((nxgep, CFG_CTL,
899 							" rxdma-cfg"
900 							" property custom"
901 							" bit overlap"
902 							" %d %d ",
903 							port, j));
904 						bad_config = B_TRUE;
905 						break;
906 					}
907 				}
908 				if (bad_config == B_TRUE)
909 					break;
910 			}
911 		}
912 		if (bad_config == B_TRUE) {
913 			/* use default config */
914 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
915 				" txdma-cfg property:"
916 				" bad custom config:" " use default"));
917 
918 			for (port = 0; port < num_ports; port++) {
919 				custom_num_tdc[port] = (num_ports == 4) ?
920 					p4_tx_fair[port] : p2_tx_fair[port];
921 				custom_start_tdc[port] = start_tdc;
922 				start_tdc += custom_num_tdc[port];
923 			}
924 		}
925 		break;
926 
927 	default:
928 		/* use default config */
929 		cfg_prop = "fair";
930 		for (port = 0; port < num_ports; port++) {
931 			custom_num_tdc[port] = (num_ports == 4) ?
932 				p4_tx_fair[port] : p2_tx_fair[port];
933 			custom_start_tdc[port] = start_tdc;
934 			start_tdc += custom_num_tdc[port];
935 		}
936 		break;
937 	}
938 
939 	/* Now Update the tx properties */
940 	for (port = 0; port < num_ports; port++) {
941 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
942 			" update property txdma-cfg with %s ", cfg_prop));
943 		ddi_status = ddi_prop_update_string(DDI_DEV_T_NONE, s_dip[port],
944 			"txdma-cfg", cfg_prop);
945 		if (ddi_status != DDI_PROP_SUCCESS) {
946 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
947 				" property txdma-cfg is not updating to %s",
948 				cfg_prop));
949 			status |= NXGE_DDI_FAILED;
950 		}
951 		NXGE_DEBUG_MSG((nxgep, CFG_CTL, " update property %s with %d ",
952 			num_tdc_prop, custom_num_tdc[port]));
953 
954 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
955 			num_tdc_prop, custom_num_tdc[port]);
956 
957 		if (ddi_status != DDI_PROP_SUCCESS) {
958 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
959 				" property %s not updating with %d",
960 				num_tdc_prop,
961 				custom_num_tdc[port]));
962 			status |= NXGE_DDI_FAILED;
963 		}
964 
965 		NXGE_DEBUG_MSG((nxgep, CFG_CTL, " update property %s with %d ",
966 			start_tdc_prop, custom_start_tdc[port]));
967 
968 		ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, s_dip[port],
969 			start_tdc_prop, custom_start_tdc[port]);
970 		if (ddi_status != DDI_PROP_SUCCESS) {
971 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
972 				" property %s not updating with %d ",
973 				start_tdc_prop, custom_start_tdc[port]));
974 			status |= NXGE_DDI_FAILED;
975 		}
976 	}
977 	if (status & NXGE_DDI_FAILED)
978 		status |= NXGE_ERROR;
979 	return (status);
980 }
981 
982 static nxge_status_t
983 nxge_update_cfg_properties(p_nxge_t nxgep, uint32_t flags,
984 	config_token_t token, dev_info_t *s_dip[])
985 {
986 	nxge_status_t status = NXGE_OK;
987 
988 	switch (flags) {
989 	case COMMON_TXDMA_CFG:
990 		if (nxge_dma_obp_props_only == 0)
991 			status = nxge_update_txdma_properties(nxgep,
992 				token, s_dip);
993 		break;
994 	case COMMON_RXDMA_CFG:
995 		if (nxge_dma_obp_props_only == 0)
996 			status = nxge_update_rxdma_properties(nxgep,
997 				token, s_dip);
998 
999 		break;
1000 	case COMMON_RXDMA_GRP_CFG:
1001 		status = nxge_update_rxdma_grp_properties(nxgep,
1002 			token, s_dip);
1003 		break;
1004 	default:
1005 		return (NXGE_ERROR);
1006 	}
1007 	return (status);
1008 }
1009 
1010 /*
1011  * verify consistence.
1012  * (May require publishing the properties on all the ports.
1013  *
1014  * What if properties are published on function 0 device only?
1015  *
1016  *
1017  * rxdma-cfg, txdma-cfg, rxdma-grp-cfg (required )
1018  * What about class configs?
1019  *
1020  * If consistent, update the property on all the siblings.
1021  * set  a flag on hardware shared register
1022  * The rest of the siblings will check the flag
1023  * if the flag is set, they will use the updated property
1024  * without doing any validation.
1025  */
1026 
1027 nxge_status_t
1028 nxge_cfg_verify_set_classify_prop(p_nxge_t nxgep, char *prop,
1029 	uint64_t known_cfg, uint32_t override, dev_info_t *c_dip[])
1030 {
1031 	nxge_status_t status = NXGE_OK;
1032 	int ddi_status = DDI_SUCCESS;
1033 	int i = 0, found = 0, update_prop = B_TRUE;
1034 	int *cfg_val;
1035 	uint_t new_value, cfg_value[MAX_SIBLINGS];
1036 	uint_t prop_len;
1037 	uint_t known_cfg_value;
1038 
1039 	known_cfg_value = (uint_t)known_cfg;
1040 
1041 	if (override == B_TRUE) {
1042 		new_value = known_cfg_value;
1043 		for (i = 0; i < nxgep->nports; i++) {
1044 			ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE,
1045 				c_dip[i], prop, new_value);
1046 #ifdef NXGE_DEBUG_ERROR
1047 			if (ddi_status != DDI_PROP_SUCCESS)
1048 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1049 					" property %s failed update ", prop));
1050 #endif
1051 		}
1052 		if (ddi_status != DDI_PROP_SUCCESS)
1053 			return (NXGE_ERROR | NXGE_DDI_FAILED);
1054 	}
1055 	for (i = 0; i < nxgep->nports; i++) {
1056 		cfg_value[i] = known_cfg_value;
1057 		if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, c_dip[i], 0,
1058 				prop, &cfg_val,
1059 				&prop_len) == DDI_PROP_SUCCESS) {
1060 			cfg_value[i] = *cfg_val;
1061 			ddi_prop_free(cfg_val);
1062 			found++;
1063 		}
1064 	}
1065 
1066 	if (found != i) {
1067 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1068 			" property %s not specified on all ports", prop));
1069 		if (found == 0) {
1070 			/* not specified: Use default */
1071 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1072 				" property %s not specified on any port:"
1073 				" Using default", prop));
1074 			new_value = known_cfg_value;
1075 		} else {
1076 			/* specified on some */
1077 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1078 				" property %s not specified"
1079 				" on some ports: Using default", prop));
1080 			/* ? use p0 value instead ? */
1081 			new_value = known_cfg_value;
1082 		}
1083 	} else {
1084 		/* check type and consistence */
1085 		/* found on all devices */
1086 		for (i = 1; i < found; i++) {
1087 			if (cfg_value[i] != cfg_value[i - 1]) {
1088 				NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1089 					" property %s inconsistent:"
1090 					" Using default", prop));
1091 				new_value = known_cfg_value;
1092 				break;
1093 			}
1094 			/*
1095 			 * Found on all the ports and consistent. Nothing to
1096 			 * do.
1097 			 */
1098 			update_prop = B_FALSE;
1099 		}
1100 	}
1101 
1102 	if (update_prop == B_TRUE) {
1103 		for (i = 0; i < nxgep->nports; i++) {
1104 			ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE,
1105 				c_dip[i], prop, new_value);
1106 #ifdef NXGE_DEBUG_ERROR
1107 			if (ddi_status != DDI_SUCCESS)
1108 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1109 					" property %s not updating with %d"
1110 					" Using default",
1111 					prop, new_value));
1112 #endif
1113 			if (ddi_status != DDI_PROP_SUCCESS)
1114 				status |= NXGE_DDI_FAILED;
1115 		}
1116 	}
1117 	if (status & NXGE_DDI_FAILED)
1118 		status |= NXGE_ERROR;
1119 
1120 	return (status);
1121 }
1122 
1123 static uint64_t
1124 nxge_class_get_known_cfg(p_nxge_t nxgep, int class_prop, int rx_quick_cfg)
1125 {
1126 	int start_prop;
1127 	uint64_t cfg_value;
1128 	p_nxge_param_t param_arr;
1129 
1130 	param_arr = nxgep->param_arr;
1131 	cfg_value = param_arr[class_prop].value;
1132 	start_prop = param_h1_init_value;
1133 
1134 	/* update the properties per quick config */
1135 	switch (rx_quick_cfg) {
1136 	case CFG_L3_WEB:
1137 	case CFG_L3_DISTRIBUTE:
1138 		cfg_value = nxge_classify_get_cfg_value(nxgep,
1139 			rx_quick_cfg, class_prop - start_prop);
1140 		break;
1141 	default:
1142 		cfg_value = param_arr[class_prop].value;
1143 		break;
1144 	}
1145 	return (cfg_value);
1146 }
1147 
1148 static nxge_status_t
1149 nxge_cfg_verify_set_classify(p_nxge_t nxgep, dev_info_t *c_dip[])
1150 {
1151 	nxge_status_t status = NXGE_OK;
1152 	int rx_quick_cfg, class_prop, start_prop, end_prop;
1153 	char *prop_name;
1154 	int override = B_TRUE;
1155 	uint64_t cfg_value;
1156 	p_nxge_param_t param_arr;
1157 
1158 	param_arr = nxgep->param_arr;
1159 	rx_quick_cfg = param_arr[param_rx_quick_cfg].value;
1160 	start_prop = param_h1_init_value;
1161 	end_prop = param_class_opt_ipv6_sctp;
1162 
1163 	/* update the properties per quick config */
1164 	if (rx_quick_cfg == CFG_NOT_SPECIFIED)
1165 		override = B_FALSE;
1166 
1167 	/*
1168 	 * these parameter affect the classification outcome.
1169 	 * these parameters are used to configure the Flow key and
1170 	 * the TCAM key for each of the IP classes.
1171 	 * Included here are also the H1 and H2 initial values
1172 	 * which affect the distribution as well as final hash value
1173 	 * (hence the offset into RDC table and FCRAM bucket location)
1174 	 *
1175 	 */
1176 	for (class_prop = start_prop; class_prop <= end_prop; class_prop++) {
1177 		prop_name = param_arr[class_prop].fcode_name;
1178 		cfg_value = nxge_class_get_known_cfg(nxgep,
1179 			class_prop, rx_quick_cfg);
1180 		status = nxge_cfg_verify_set_classify_prop(nxgep, prop_name,
1181 			cfg_value, override, c_dip);
1182 	}
1183 
1184 	/*
1185 	 * these properties do not affect the actual classification outcome.
1186 	 * used to enable/disable or tune the fflp hardware
1187 	 *
1188 	 * fcram_access_ratio, tcam_access_ratio, tcam_enable, llc_snap_enable
1189 	 *
1190 	 */
1191 	override = B_FALSE;
1192 	for (class_prop = param_fcram_access_ratio;
1193 			class_prop <= param_llc_snap_enable; class_prop++) {
1194 		prop_name = param_arr[class_prop].fcode_name;
1195 		cfg_value = param_arr[class_prop].value;
1196 		status = nxge_cfg_verify_set_classify_prop(nxgep, prop_name,
1197 			cfg_value, override, c_dip);
1198 	}
1199 
1200 	return (status);
1201 }
1202 
1203 nxge_status_t
1204 nxge_cfg_verify_set(p_nxge_t nxgep, uint32_t flag)
1205 {
1206 	nxge_status_t status = NXGE_OK;
1207 	int i = 0, found = 0;
1208 	int num_siblings;
1209 	dev_info_t *c_dip[MAX_SIBLINGS + 1];
1210 	char *prop_val[MAX_SIBLINGS];
1211 	config_token_t c_token[MAX_SIBLINGS];
1212 	char *prop;
1213 
1214 	if (nxge_dma_obp_props_only)
1215 		return (NXGE_OK);
1216 
1217 	num_siblings = 0;
1218 	c_dip[num_siblings] = ddi_get_child(nxgep->p_dip);
1219 	while (c_dip[num_siblings]) {
1220 		c_dip[num_siblings + 1] =
1221 			ddi_get_next_sibling(c_dip[num_siblings]);
1222 		num_siblings++;
1223 	}
1224 
1225 	switch (flag) {
1226 	case COMMON_TXDMA_CFG:
1227 		prop = "txdma-cfg";
1228 		break;
1229 	case COMMON_RXDMA_CFG:
1230 		prop = "rxdma-cfg";
1231 		break;
1232 	case COMMON_RXDMA_GRP_CFG:
1233 		prop = "rxdma-grp-cfg";
1234 		break;
1235 	case COMMON_CLASS_CFG:
1236 		status = nxge_cfg_verify_set_classify(nxgep, c_dip);
1237 		return (status);
1238 	default:
1239 		return (NXGE_ERROR);
1240 	}
1241 
1242 	i = 0;
1243 	while (i < num_siblings) {
1244 		if (ddi_prop_lookup_string(DDI_DEV_T_ANY, c_dip[i], 0, prop,
1245 				(char **)&prop_val[i]) == DDI_PROP_SUCCESS) {
1246 			c_token[i] = nxge_get_config_token(prop_val[i]);
1247 			ddi_prop_free(prop_val[i]);
1248 			found++;
1249 		} else
1250 			c_token[i] = CONFIG_TOKEN_NONE;
1251 		i++;
1252 	}
1253 
1254 	if (found != i) {
1255 		if (found == 0) {
1256 			/* not specified: Use default */
1257 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1258 				" property %s not specified on any port:"
1259 					" Using default", prop));
1260 
1261 			status = nxge_update_cfg_properties(nxgep,
1262 				flag, FAIR, c_dip);
1263 			return (status);
1264 		} else {
1265 			/*
1266 			 * if  the convention is to use function 0 device then
1267 			 * populate the other devices with this configuration.
1268 			 *
1269 			 * The other alternative is to use the default config.
1270 			 */
1271 			/* not specified: Use default */
1272 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1273 				" property %s not specified on some ports:"
1274 				" Using default", prop));
1275 			status = nxge_update_cfg_properties(nxgep,
1276 				flag, FAIR, c_dip);
1277 			return (status);
1278 		}
1279 	}
1280 
1281 	/* check type and consistence */
1282 	/* found on all devices */
1283 	for (i = 1; i < found; i++) {
1284 		if (c_token[i] != c_token[i - 1]) {
1285 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1286 				" property %s inconsistent:"
1287 				" Using default", prop));
1288 			status = nxge_update_cfg_properties(nxgep,
1289 				flag, FAIR, c_dip);
1290 			return (status);
1291 		}
1292 	}
1293 
1294 	/*
1295 	 * Found on all the ports check if it is custom configuration. if
1296 	 * custom, then verify consistence
1297 	 *
1298 	 * finally create soft properties
1299 	 */
1300 	status = nxge_update_cfg_properties(nxgep, flag, c_token[0], c_dip);
1301 	return (status);
1302 }
1303 
1304 nxge_status_t
1305 nxge_cfg_verify_set_quick_config(p_nxge_t nxgep)
1306 {
1307 	nxge_status_t status = NXGE_OK;
1308 	int ddi_status = DDI_SUCCESS;
1309 	char *prop_val;
1310 	char *rx_prop;
1311 	char *prop;
1312 	uint32_t cfg_value = CFG_NOT_SPECIFIED;
1313 	p_nxge_param_t param_arr;
1314 
1315 	param_arr = nxgep->param_arr;
1316 	rx_prop = param_arr[param_rx_quick_cfg].fcode_name;
1317 
1318 	prop = "rx-quick-cfg";
1319 
1320 	/*
1321 	 * good value are
1322 	 *
1323 	 * "web-server" "generic-server" "l3-classify" "flow-classify"
1324 	 */
1325 	if (ddi_prop_lookup_string(DDI_DEV_T_ANY, nxgep->dip, 0,
1326 			prop, (char **)&prop_val) != DDI_PROP_SUCCESS) {
1327 		NXGE_DEBUG_MSG((nxgep, VPD_CTL,
1328 			" property %s not specified: using default ", prop));
1329 		cfg_value = CFG_NOT_SPECIFIED;
1330 	} else {
1331 		cfg_value = CFG_L3_DISTRIBUTE;
1332 		if (strncmp("web-server", (caddr_t)prop_val, 8) == 0) {
1333 			cfg_value = CFG_L3_WEB;
1334 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1335 				" %s: web server ", prop));
1336 		}
1337 		if (strncmp("generic-server", (caddr_t)prop_val, 8) == 0) {
1338 			cfg_value = CFG_L3_DISTRIBUTE;
1339 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
1340 				" %s: distribute ", prop));
1341 		}
1342 		/* more */
1343 		ddi_prop_free(prop_val);
1344 	}
1345 
1346 	ddi_status = ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
1347 		rx_prop, cfg_value);
1348 	if (ddi_status != DDI_PROP_SUCCESS)
1349 		status |= NXGE_DDI_FAILED;
1350 
1351 	/* now handle specified cases: */
1352 	if (status & NXGE_DDI_FAILED)
1353 		status |= NXGE_ERROR;
1354 	return (status);
1355 }
1356 
1357 static void
1358 nxge_use_cfg_link_cfg(p_nxge_t nxgep)
1359 {
1360 	int *prop_val;
1361 	uint_t prop_len;
1362 	dev_info_t *dip;
1363 	int speed;
1364 	int duplex;
1365 	int adv_autoneg_cap;
1366 	int adv_10gfdx_cap;
1367 	int adv_10ghdx_cap;
1368 	int adv_1000fdx_cap;
1369 	int adv_1000hdx_cap;
1370 	int adv_100fdx_cap;
1371 	int adv_100hdx_cap;
1372 	int adv_10fdx_cap;
1373 	int adv_10hdx_cap;
1374 	int status = DDI_SUCCESS;
1375 
1376 	dip = nxgep->dip;
1377 
1378 	/*
1379 	 * first find out the card type and the supported link speeds and
1380 	 * features
1381 	 */
1382 	/* add code for card type */
1383 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-autoneg-cap",
1384 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1385 		ddi_prop_free(prop_val);
1386 		return;
1387 	}
1388 
1389 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-10gfdx-cap",
1390 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1391 		ddi_prop_free(prop_val);
1392 		return;
1393 	}
1394 
1395 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-1000hdx-cap",
1396 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1397 		ddi_prop_free(prop_val);
1398 		return;
1399 	}
1400 
1401 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-1000fdx-cap",
1402 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1403 		ddi_prop_free(prop_val);
1404 		return;
1405 	}
1406 
1407 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-100fdx-cap",
1408 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1409 		ddi_prop_free(prop_val);
1410 		return;
1411 	}
1412 
1413 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-100hdx-cap",
1414 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1415 		ddi_prop_free(prop_val);
1416 		return;
1417 	}
1418 
1419 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-10fdx-cap",
1420 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1421 		ddi_prop_free(prop_val);
1422 		return;
1423 	}
1424 
1425 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, "adv-10hdx-cap",
1426 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1427 		ddi_prop_free(prop_val);
1428 		return;
1429 	}
1430 
1431 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, dip, 0, "speed",
1432 			(uchar_t **)&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1433 		if (strncmp("10000", (caddr_t)prop_val,
1434 				(size_t)prop_len) == 0) {
1435 			speed = 10000;
1436 		} else if (strncmp("1000", (caddr_t)prop_val,
1437 				(size_t)prop_len) == 0) {
1438 			speed = 1000;
1439 		} else if (strncmp("100", (caddr_t)prop_val,
1440 				(size_t)prop_len) == 0) {
1441 			speed = 100;
1442 		} else if (strncmp("10", (caddr_t)prop_val,
1443 				(size_t)prop_len) == 0) {
1444 			speed = 10;
1445 		} else if (strncmp("auto", (caddr_t)prop_val,
1446 				(size_t)prop_len) == 0) {
1447 			speed = 0;
1448 		} else {
1449 			NXGE_ERROR_MSG((nxgep, NXGE_NOTE,
1450 				"speed property is invalid reverting to auto"));
1451 			speed = 0;
1452 		}
1453 		ddi_prop_free(prop_val);
1454 	} else
1455 		speed = 0;
1456 
1457 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, dip, 0, "duplex",
1458 			(uchar_t **)&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1459 		if (strncmp("full", (caddr_t)prop_val,
1460 				(size_t)prop_len) == 0) {
1461 			duplex = 2;
1462 		} else if (strncmp("half", (caddr_t)prop_val,
1463 				(size_t)prop_len) == 0) {
1464 			duplex = 1;
1465 		} else if (strncmp("auto", (caddr_t)prop_val,
1466 				(size_t)prop_len) == 0) {
1467 			duplex = 0;
1468 		} else {
1469 			NXGE_ERROR_MSG((nxgep, NXGE_NOTE,
1470 				"duplex property is invalid"
1471 				" reverting to auto"));
1472 			duplex = 0;
1473 		}
1474 		ddi_prop_free(prop_val);
1475 	} else
1476 		duplex = 0;
1477 
1478 	adv_autoneg_cap = (speed == 0) || (duplex == 0);
1479 	if (adv_autoneg_cap == 0) {
1480 		adv_10gfdx_cap = ((speed == 10000) && (duplex == 2));
1481 		adv_10ghdx_cap = adv_10gfdx_cap;
1482 		adv_10ghdx_cap |= ((speed == 10000) && (duplex == 1));
1483 		adv_1000fdx_cap = adv_10ghdx_cap;
1484 		adv_1000fdx_cap |= ((speed == 1000) && (duplex == 2));
1485 		adv_1000hdx_cap = adv_1000fdx_cap;
1486 		adv_1000hdx_cap |= ((speed == 1000) && (duplex == 1));
1487 		adv_100fdx_cap = adv_1000hdx_cap;
1488 		adv_100fdx_cap |= ((speed == 100) && (duplex == 2));
1489 		adv_100hdx_cap = adv_100fdx_cap;
1490 		adv_100hdx_cap |= ((speed == 100) && (duplex == 1));
1491 		adv_10fdx_cap = adv_100hdx_cap;
1492 		adv_10fdx_cap |= ((speed == 10) && (duplex == 2));
1493 		adv_10hdx_cap = adv_10fdx_cap;
1494 		adv_10hdx_cap |= ((speed == 10) && (duplex == 1));
1495 	} else if (speed == 0) {
1496 		adv_10gfdx_cap = (duplex == 2);
1497 		adv_10ghdx_cap = (duplex == 1);
1498 		adv_1000fdx_cap = (duplex == 2);
1499 		adv_1000hdx_cap = (duplex == 1);
1500 		adv_100fdx_cap = (duplex == 2);
1501 		adv_100hdx_cap = (duplex == 1);
1502 		adv_10fdx_cap = (duplex == 2);
1503 		adv_10hdx_cap = (duplex == 1);
1504 	}
1505 	if (duplex == 0) {
1506 		adv_10gfdx_cap = (speed == 0);
1507 		adv_10gfdx_cap |= (speed == 10000);
1508 		adv_10ghdx_cap = adv_10gfdx_cap;
1509 		adv_10ghdx_cap |= (speed == 10000);
1510 		adv_1000fdx_cap = adv_10ghdx_cap;
1511 		adv_1000fdx_cap |= (speed == 1000);
1512 		adv_1000hdx_cap = adv_1000fdx_cap;
1513 		adv_1000hdx_cap |= (speed == 1000);
1514 		adv_100fdx_cap = adv_1000hdx_cap;
1515 		adv_100fdx_cap |= (speed == 100);
1516 		adv_100hdx_cap = adv_100fdx_cap;
1517 		adv_100hdx_cap |= (speed == 100);
1518 		adv_10fdx_cap = adv_100hdx_cap;
1519 		adv_10fdx_cap |= (speed == 10);
1520 		adv_10hdx_cap = adv_10fdx_cap;
1521 		adv_10hdx_cap |= (speed == 10);
1522 	}
1523 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1524 		"adv-autoneg-cap", &adv_autoneg_cap, 1);
1525 	if (status)
1526 		return;
1527 
1528 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1529 		"adv-10gfdx-cap", &adv_10gfdx_cap, 1);
1530 	if (status)
1531 		goto nxge_map_myargs_to_gmii_fail1;
1532 
1533 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1534 		"adv-10ghdx-cap", &adv_10ghdx_cap, 1);
1535 	if (status)
1536 		goto nxge_map_myargs_to_gmii_fail2;
1537 
1538 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1539 		"adv-1000fdx-cap", &adv_1000fdx_cap, 1);
1540 	if (status)
1541 		goto nxge_map_myargs_to_gmii_fail3;
1542 
1543 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1544 		"adv-1000hdx-cap", &adv_1000hdx_cap, 1);
1545 	if (status)
1546 		goto nxge_map_myargs_to_gmii_fail4;
1547 
1548 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1549 		"adv-100fdx-cap", &adv_100fdx_cap, 1);
1550 	if (status)
1551 		goto nxge_map_myargs_to_gmii_fail5;
1552 
1553 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1554 		"adv-100hdx-cap", &adv_100hdx_cap, 1);
1555 	if (status)
1556 		goto nxge_map_myargs_to_gmii_fail6;
1557 
1558 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1559 		"adv-10fdx-cap", &adv_10fdx_cap, 1);
1560 	if (status)
1561 		goto nxge_map_myargs_to_gmii_fail7;
1562 
1563 	status = ddi_prop_update_int_array(DDI_DEV_T_NONE, dip,
1564 		"adv-10hdx-cap", &adv_10hdx_cap, 1);
1565 	if (status)
1566 		goto nxge_map_myargs_to_gmii_fail8;
1567 
1568 	return;
1569 
1570 nxge_map_myargs_to_gmii_fail9:
1571 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-10hdx-cap");
1572 
1573 nxge_map_myargs_to_gmii_fail8:
1574 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-10fdx-cap");
1575 
1576 nxge_map_myargs_to_gmii_fail7:
1577 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-100hdx-cap");
1578 
1579 nxge_map_myargs_to_gmii_fail6:
1580 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-100fdx-cap");
1581 
1582 nxge_map_myargs_to_gmii_fail5:
1583 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-1000hdx-cap");
1584 
1585 nxge_map_myargs_to_gmii_fail4:
1586 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-1000fdx-cap");
1587 
1588 nxge_map_myargs_to_gmii_fail3:
1589 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-10ghdx-cap");
1590 
1591 nxge_map_myargs_to_gmii_fail2:
1592 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-10gfdx-cap");
1593 
1594 nxge_map_myargs_to_gmii_fail1:
1595 	(void) ddi_prop_remove(DDI_DEV_T_NONE, dip, "adv-autoneg-cap");
1596 }
1597 
1598 nxge_status_t
1599 nxge_get_config_properties(p_nxge_t nxgep)
1600 {
1601 	nxge_status_t status = NXGE_OK;
1602 	p_nxge_hw_list_t hw_p;
1603 
1604 	NXGE_DEBUG_MSG((nxgep, VPD_CTL, " ==> nxge_get_config_properties"));
1605 
1606 	if ((hw_p = nxgep->nxge_hw_p) == NULL) {
1607 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1608 			" nxge_get_config_properties:"
1609 			" common hardware not set", nxgep->niu_type));
1610 		return (NXGE_ERROR);
1611 	}
1612 
1613 	/*
1614 	 * Get info on how many ports Neptune card has.
1615 	 */
1616 	nxgep->nports = nxge_get_nports(nxgep);
1617 	if (nxgep->nports <= 0) {
1618 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1619 		    "<==nxge_get_config_properties: Invalid Neptune type 0x%x",
1620 		    nxgep->niu_type));
1621 		return (NXGE_ERROR);
1622 	}
1623 	nxgep->classifier.tcam_size = TCAM_NIU_TCAM_MAX_ENTRY;
1624 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
1625 		nxgep->classifier.tcam_size = TCAM_NXGE_TCAM_MAX_ENTRY;
1626 	}
1627 	if (nxgep->function_num >= nxgep->nports) {
1628 		return (NXGE_ERROR);
1629 	}
1630 
1631 	status = nxge_get_mac_addr_properties(nxgep);
1632 	if (status != NXGE_OK)
1633 		return (NXGE_ERROR);
1634 
1635 	/*
1636 	 * read the configuration type. If none is specified, used default.
1637 	 * Config types: equal: (default) DMA channels, RDC groups, TCAM, FCRAM
1638 	 * are shared equally across all the ports.
1639 	 *
1640 	 * Fair: DMA channels, RDC groups, TCAM, FCRAM are shared proportional
1641 	 * to the port speed.
1642 	 *
1643 	 *
1644 	 * custom: DMA channels, RDC groups, TCAM, FCRAM partition is
1645 	 * specified in nxge.conf. Need to read each parameter and set
1646 	 * up the parameters in nxge structures.
1647 	 *
1648 	 */
1649 	switch (nxgep->niu_type) {
1650 	case N2_NIU:
1651 		NXGE_DEBUG_MSG((nxgep, VPD_CTL,
1652 			" ==> nxge_get_config_properties: N2"));
1653 		MUTEX_ENTER(&hw_p->nxge_cfg_lock);
1654 		if ((hw_p->flags & COMMON_CFG_VALID) !=
1655 			COMMON_CFG_VALID) {
1656 			status = nxge_cfg_verify_set(nxgep,
1657 				COMMON_RXDMA_GRP_CFG);
1658 			status = nxge_cfg_verify_set(nxgep,
1659 				COMMON_CLASS_CFG);
1660 			hw_p->flags |= COMMON_CFG_VALID;
1661 		}
1662 		MUTEX_EXIT(&hw_p->nxge_cfg_lock);
1663 		status = nxge_use_cfg_n2niu_properties(nxgep);
1664 		break;
1665 	default:
1666 		if (!NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
1667 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1668 			    " nxge_get_config_properties:"
1669 			    " unknown NIU type 0x%x", nxgep->niu_type));
1670 			return (NXGE_ERROR);
1671 		}
1672 
1673 		NXGE_DEBUG_MSG((nxgep, VPD_CTL,
1674 			" ==> nxge_get_config_properties: Neptune"));
1675 		status = nxge_cfg_verify_set_quick_config(nxgep);
1676 		MUTEX_ENTER(&hw_p->nxge_cfg_lock);
1677 		if ((hw_p->flags & COMMON_CFG_VALID) !=
1678 			COMMON_CFG_VALID) {
1679 			status = nxge_cfg_verify_set(nxgep,
1680 				COMMON_TXDMA_CFG);
1681 			status = nxge_cfg_verify_set(nxgep,
1682 				COMMON_RXDMA_CFG);
1683 			status = nxge_cfg_verify_set(nxgep,
1684 				COMMON_RXDMA_GRP_CFG);
1685 			status = nxge_cfg_verify_set(nxgep,
1686 				COMMON_CLASS_CFG);
1687 			hw_p->flags |= COMMON_CFG_VALID;
1688 		}
1689 		MUTEX_EXIT(&hw_p->nxge_cfg_lock);
1690 		nxge_use_cfg_neptune_properties(nxgep);
1691 		status = NXGE_OK;
1692 		break;
1693 	}
1694 
1695 	/*
1696 	 * Get the software LSO enable flag property from the
1697 	 * driver configuration file (nxge.conf).
1698 	 * This flag will be set to disable (0) if this property
1699 	 * does not exist.
1700 	 */
1701 	nxgep->soft_lso_enable = ddi_prop_get_int(DDI_DEV_T_ANY, nxgep->dip,
1702 	    DDI_PROP_DONTPASS | DDI_PROP_NOTPROM, "soft-lso-enable", 0);
1703 	NXGE_DEBUG_MSG((nxgep, VPD_CTL,
1704 	    "nxge_get_config_properties: software lso %d\n",
1705 	    nxgep->soft_lso_enable));
1706 
1707 	NXGE_DEBUG_MSG((nxgep, VPD_CTL, " <== nxge_get_config_properties"));
1708 	return (status);
1709 }
1710 
1711 static nxge_status_t
1712 nxge_use_cfg_n2niu_properties(p_nxge_t nxgep)
1713 {
1714 	nxge_status_t status = NXGE_OK;
1715 
1716 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_use_cfg_n2niu_properties"));
1717 
1718 	status = nxge_use_default_dma_config_n2(nxgep);
1719 	if (status != NXGE_OK) {
1720 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1721 			" ==> nxge_use_cfg_n2niu_properties (err 0x%x)",
1722 			status));
1723 		return (status | NXGE_ERROR);
1724 	}
1725 
1726 	(void) nxge_use_cfg_vlan_class_config(nxgep);
1727 	(void) nxge_use_cfg_mac_class_config(nxgep);
1728 	(void) nxge_use_cfg_class_config(nxgep);
1729 	(void) nxge_use_cfg_link_cfg(nxgep);
1730 
1731 	/*
1732 	 * Read in the hardware (fcode) properties. Use the ndd array to read
1733 	 * each property.
1734 	 */
1735 	(void) nxge_get_param_soft_properties(nxgep);
1736 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_use_cfg_n2niu_properties"));
1737 
1738 	return (status);
1739 }
1740 
1741 static void
1742 nxge_use_cfg_neptune_properties(p_nxge_t nxgep)
1743 {
1744 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_use_cfg_neptune_properties"));
1745 
1746 	(void) nxge_use_cfg_dma_config(nxgep);
1747 	(void) nxge_use_cfg_vlan_class_config(nxgep);
1748 	(void) nxge_use_cfg_mac_class_config(nxgep);
1749 	(void) nxge_use_cfg_class_config(nxgep);
1750 	(void) nxge_use_cfg_link_cfg(nxgep);
1751 
1752 	/*
1753 	 * Read in the hardware (fcode) properties. Use the ndd array to read
1754 	 * each property.
1755 	 */
1756 	(void) nxge_get_param_soft_properties(nxgep);
1757 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "<== nxge_use_cfg_neptune_properties"));
1758 }
1759 
1760 /*
1761  * FWARC 2006/556
1762  */
1763 
1764 static nxge_status_t
1765 nxge_use_default_dma_config_n2(p_nxge_t nxgep)
1766 {
1767 	int ndmas;
1768 	int nrxgp;
1769 	uint8_t func;
1770 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
1771 	p_nxge_hw_pt_cfg_t p_cfgp;
1772 	int *prop_val;
1773 	uint_t prop_len;
1774 	int i;
1775 	nxge_status_t status = NXGE_OK;
1776 
1777 	NXGE_DEBUG_MSG((nxgep, OBP_CTL, "==> nxge_use_default_dma_config_n2"));
1778 
1779 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
1780 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
1781 
1782 	func = nxgep->function_num;
1783 	p_cfgp->function_number = func;
1784 	ndmas = NXGE_TDMA_PER_NIU_PORT;
1785 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0,
1786 			"tx-dma-channels", (int **)&prop_val,
1787 			&prop_len) == DDI_PROP_SUCCESS) {
1788 		p_cfgp->start_tdc = prop_val[0];
1789 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1790 			"==> nxge_use_default_dma_config_n2: tdc starts %d "
1791 			"(#%d)", p_cfgp->start_tdc, prop_len));
1792 
1793 		ndmas = prop_val[1];
1794 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1795 			"==> nxge_use_default_dma_config_n2: #tdc %d (#%d)",
1796 			ndmas, prop_len));
1797 		ddi_prop_free(prop_val);
1798 	} else {
1799 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1800 			"==> nxge_use_default_dma_config_n2: "
1801 			"get tx-dma-channels failed"));
1802 		return (NXGE_DDI_FAILED);
1803 	}
1804 
1805 	p_cfgp->max_tdcs = nxgep->max_tdcs = ndmas;
1806 	nxgep->tdc_mask = (ndmas - 1);
1807 
1808 	NXGE_DEBUG_MSG((nxgep, OBP_CTL, "==> nxge_use_default_dma_config_n2: "
1809 		"p_cfgp 0x%llx max_tdcs %d nxgep->max_tdcs %d start %d",
1810 		p_cfgp, p_cfgp->max_tdcs, nxgep->max_tdcs, p_cfgp->start_tdc));
1811 
1812 	/* Receive DMA */
1813 	ndmas = NXGE_RDMA_PER_NIU_PORT;
1814 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0,
1815 			"rx-dma-channels", (int **)&prop_val,
1816 			&prop_len) == DDI_PROP_SUCCESS) {
1817 		p_cfgp->start_rdc = prop_val[0];
1818 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1819 			"==> nxge_use_default_dma_config_n2(obp): rdc start %d"
1820 			" (#%d)", p_cfgp->start_rdc, prop_len));
1821 		ndmas = prop_val[1];
1822 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1823 			"==> nxge_use_default_dma_config_n2(obp):#rdc %d (#%d)",
1824 			ndmas, prop_len));
1825 		ddi_prop_free(prop_val);
1826 	} else {
1827 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1828 			"==> nxge_use_default_dma_config_n2: "
1829 			"get rx-dma-channel failed"));
1830 		return (NXGE_DDI_FAILED);
1831 	}
1832 
1833 	p_cfgp->max_rdcs = nxgep->max_rdcs = ndmas;
1834 	nxgep->rdc_mask = (ndmas - 1);
1835 
1836 	/* Hypervisor: rdc # and group # use the same # !! */
1837 	p_cfgp->max_grpids = p_cfgp->max_rdcs + p_cfgp->max_tdcs;
1838 	p_cfgp->start_grpid = 0;
1839 	p_cfgp->mif_ldvid = p_cfgp->mac_ldvid = p_cfgp->ser_ldvid = 0;
1840 
1841 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0,
1842 			"interrupts", (int **)&prop_val,
1843 			&prop_len) == DDI_PROP_SUCCESS) {
1844 		/*
1845 		 * For each device assigned, the content of each interrupts
1846 		 * property is its logical device group.
1847 		 *
1848 		 * Assignment of interrupts property is in the the following
1849 		 * order:
1850 		 *
1851 		 * MAC MIF (if configured) SYSTEM ERROR (if configured) first
1852 		 * receive channel next channel...... last receive channel
1853 		 * first transmit channel next channel...... last transmit
1854 		 * channel
1855 		 *
1856 		 * prop_len should be at least for one mac and total # of rx and
1857 		 * tx channels. Function 0 owns MIF and ERROR
1858 		 */
1859 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1860 			"==> nxge_use_default_dma_config_n2(obp): "
1861 			"# interrupts %d", prop_len));
1862 
1863 		switch (func) {
1864 		case 0:
1865 			p_cfgp->ldg_chn_start = 3;
1866 			p_cfgp->mac_ldvid = NXGE_MAC_LD_PORT0;
1867 			p_cfgp->mif_ldvid = NXGE_MIF_LD;
1868 			p_cfgp->ser_ldvid = NXGE_SYS_ERROR_LD;
1869 
1870 			break;
1871 		case 1:
1872 			p_cfgp->ldg_chn_start = 1;
1873 			p_cfgp->mac_ldvid = NXGE_MAC_LD_PORT1;
1874 
1875 			break;
1876 		default:
1877 			status = NXGE_DDI_FAILED;
1878 			break;
1879 		}
1880 
1881 		if (status != NXGE_OK)
1882 			return (status);
1883 
1884 		for (i = 0; i < prop_len; i++) {
1885 			p_cfgp->ldg[i] = prop_val[i];
1886 			NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1887 				"==> nxge_use_default_dma_config_n2(obp): "
1888 				"interrupt #%d, ldg %d",
1889 				i, p_cfgp->ldg[i]));
1890 		}
1891 
1892 		p_cfgp->max_grpids = prop_len;
1893 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1894 			"==> nxge_use_default_dma_config_n2(obp): %d "
1895 			"(#%d) maxgrpids %d channel starts %d",
1896 			p_cfgp->mac_ldvid, i, p_cfgp->max_grpids,
1897 			p_cfgp->ldg_chn_start));
1898 		ddi_prop_free(prop_val);
1899 	} else {
1900 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
1901 			"==> nxge_use_default_dma_config_n2: "
1902 			"get interrupts failed"));
1903 		return (NXGE_DDI_FAILED);
1904 	}
1905 
1906 	p_cfgp->max_ldgs = p_cfgp->max_grpids;
1907 	NXGE_DEBUG_MSG((nxgep, OBP_CTL,
1908 		"==> nxge_use_default_dma_config_n2: "
1909 		"p_cfgp 0x%llx max_rdcs %d nxgep->max_rdcs %d max_grpids %d"
1910 		"start_grpid %d macid %d mifid %d serrid %d",
1911 		p_cfgp, p_cfgp->max_rdcs, nxgep->max_rdcs, p_cfgp->max_grpids,
1912 		p_cfgp->start_grpid,
1913 		p_cfgp->mac_ldvid, p_cfgp->mif_ldvid, p_cfgp->ser_ldvid));
1914 
1915 	NXGE_DEBUG_MSG((nxgep, OBP_CTL, "==> nxge_use_default_dma_config_n2: "
1916 		"p_cfgp p%p start_ldg %d nxgep->max_ldgs %d",
1917 		p_cfgp, p_cfgp->start_ldg, p_cfgp->max_ldgs));
1918 
1919 	/*
1920 	 * RDC groups and the beginning RDC group assigned to this function.
1921 	 */
1922 	nrxgp = 2;
1923 	p_cfgp->max_rdc_grpids = nrxgp;
1924 	p_cfgp->start_rdc_grpid = (nxgep->function_num * nrxgp);
1925 
1926 	status = ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
1927 		"rx-rdc-grps", nrxgp);
1928 	if (status) {
1929 		return (NXGE_DDI_FAILED);
1930 	}
1931 	status = ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
1932 		"rx-rdc-grps-begin", p_cfgp->start_rdc_grpid);
1933 	if (status) {
1934 		(void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip,
1935 			"rx-rdc-grps");
1936 		return (NXGE_DDI_FAILED);
1937 	}
1938 	NXGE_DEBUG_MSG((nxgep, OBP_CTL, "==> nxge_use_default_dma_config_n2: "
1939 		"p_cfgp $%p # rdc groups %d start rdc group id %d",
1940 		p_cfgp, p_cfgp->max_rdc_grpids,
1941 		p_cfgp->start_rdc_grpid));
1942 
1943 	nxge_set_hw_dma_config(nxgep);
1944 	NXGE_DEBUG_MSG((nxgep, OBP_CTL, "<== nxge_use_default_dma_config_n2"));
1945 	return (status);
1946 }
1947 
1948 static void
1949 nxge_use_cfg_dma_config(p_nxge_t nxgep)
1950 {
1951 	int tx_ndmas, rx_ndmas, nrxgp, st_txdma, st_rxdma;
1952 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
1953 	p_nxge_hw_pt_cfg_t p_cfgp;
1954 	dev_info_t *dip;
1955 	p_nxge_param_t param_arr;
1956 	char *prop;
1957 	int *prop_val;
1958 	uint_t prop_len;
1959 	int i;
1960 	uint8_t *ch_arr_p;
1961 
1962 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_use_cfg_dma_config"));
1963 	param_arr = nxgep->param_arr;
1964 
1965 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
1966 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
1967 	dip = nxgep->dip;
1968 	p_cfgp->function_number = nxgep->function_num;
1969 	prop = param_arr[param_txdma_channels_begin].fcode_name;
1970 
1971 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
1972 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
1973 		p_cfgp->start_tdc = *prop_val;
1974 		ddi_prop_free(prop_val);
1975 	} else {
1976 		switch (nxgep->niu_type) {
1977 		case NEPTUNE_4_1GC:
1978 			ch_arr_p = &tx_4_1G[0];
1979 			break;
1980 		case NEPTUNE_2_10GF:
1981 			ch_arr_p = &tx_2_10G[0];
1982 			break;
1983 		case NEPTUNE_2_10GF_2_1GC:
1984 			ch_arr_p = &tx_2_10G_2_1G[0];
1985 			break;
1986 		case NEPTUNE_1_10GF_3_1GC:
1987 			ch_arr_p = &tx_1_10G_3_1G[0];
1988 			break;
1989 		case NEPTUNE_1_1GC_1_10GF_2_1GC:
1990 			ch_arr_p = &tx_1_1G_1_10G_2_1G[0];
1991 			break;
1992 		default:
1993 			switch (nxgep->platform_type) {
1994 			case P_NEPTUNE_ALONSO:
1995 				ch_arr_p = &tx_2_10G_2_1G[0];
1996 				break;
1997 			default:
1998 				ch_arr_p = &p4_tx_equal[0];
1999 				break;
2000 			}
2001 			break;
2002 		}
2003 		st_txdma = 0;
2004 		for (i = 0; i < nxgep->function_num; i++, ch_arr_p++)
2005 			st_txdma += *ch_arr_p;
2006 
2007 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2008 		    prop, st_txdma);
2009 		p_cfgp->start_tdc = st_txdma;
2010 	}
2011 
2012 	prop = param_arr[param_txdma_channels].fcode_name;
2013 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2014 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2015 		tx_ndmas = *prop_val;
2016 		ddi_prop_free(prop_val);
2017 	} else {
2018 		switch (nxgep->niu_type) {
2019 		case NEPTUNE_4_1GC:
2020 			tx_ndmas = tx_4_1G[nxgep->function_num];
2021 			break;
2022 		case NEPTUNE_2_10GF:
2023 			tx_ndmas = tx_2_10G[nxgep->function_num];
2024 			break;
2025 		case NEPTUNE_2_10GF_2_1GC:
2026 			tx_ndmas = tx_2_10G_2_1G[nxgep->function_num];
2027 			break;
2028 		case NEPTUNE_1_10GF_3_1GC:
2029 			tx_ndmas = tx_1_10G_3_1G[nxgep->function_num];
2030 			break;
2031 		case NEPTUNE_1_1GC_1_10GF_2_1GC:
2032 			tx_ndmas = tx_1_1G_1_10G_2_1G[nxgep->function_num];
2033 			break;
2034 		default:
2035 			switch (nxgep->platform_type) {
2036 			case P_NEPTUNE_ALONSO:
2037 				tx_ndmas = tx_2_10G_2_1G[nxgep->function_num];
2038 				break;
2039 			default:
2040 				tx_ndmas = p4_tx_equal[nxgep->function_num];
2041 				break;
2042 			}
2043 			break;
2044 		}
2045 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2046 			prop, tx_ndmas);
2047 	}
2048 
2049 	p_cfgp->max_tdcs = nxgep->max_tdcs = tx_ndmas;
2050 	nxgep->tdc_mask = (tx_ndmas - 1);
2051 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_use_cfg_dma_config: "
2052 		"p_cfgp 0x%llx max_tdcs %d nxgep->max_tdcs %d",
2053 		p_cfgp, p_cfgp->max_tdcs, nxgep->max_tdcs));
2054 
2055 	prop = param_arr[param_rxdma_channels_begin].fcode_name;
2056 
2057 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2058 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2059 		p_cfgp->start_rdc = *prop_val;
2060 		ddi_prop_free(prop_val);
2061 	} else {
2062 		switch (nxgep->niu_type) {
2063 		case NEPTUNE_4_1GC:
2064 			ch_arr_p = &rx_4_1G[0];
2065 			break;
2066 		case NEPTUNE_2_10GF:
2067 			ch_arr_p = &rx_2_10G[0];
2068 			break;
2069 		case NEPTUNE_2_10GF_2_1GC:
2070 			ch_arr_p = &rx_2_10G_2_1G[0];
2071 			break;
2072 		case NEPTUNE_1_10GF_3_1GC:
2073 			ch_arr_p = &rx_1_10G_3_1G[0];
2074 			break;
2075 		case NEPTUNE_1_1GC_1_10GF_2_1GC:
2076 			ch_arr_p = &rx_1_1G_1_10G_2_1G[0];
2077 			break;
2078 		default:
2079 			switch (nxgep->platform_type) {
2080 			case P_NEPTUNE_ALONSO:
2081 				ch_arr_p = &rx_2_10G_2_1G[0];
2082 				break;
2083 			default:
2084 				ch_arr_p = &p4_rx_equal[0];
2085 				break;
2086 			}
2087 			break;
2088 		}
2089 		st_rxdma = 0;
2090 		for (i = 0; i < nxgep->function_num; i++, ch_arr_p++)
2091 			st_rxdma += *ch_arr_p;
2092 
2093 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2094 		    prop, st_rxdma);
2095 		p_cfgp->start_rdc = st_rxdma;
2096 	}
2097 
2098 	prop = param_arr[param_rxdma_channels].fcode_name;
2099 
2100 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2101 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2102 		rx_ndmas = *prop_val;
2103 		ddi_prop_free(prop_val);
2104 	} else {
2105 		switch (nxgep->niu_type) {
2106 		case NEPTUNE_4_1GC:
2107 			rx_ndmas = rx_4_1G[nxgep->function_num];
2108 			break;
2109 		case NEPTUNE_2_10GF:
2110 			rx_ndmas = rx_2_10G[nxgep->function_num];
2111 			break;
2112 		case NEPTUNE_2_10GF_2_1GC:
2113 			rx_ndmas = rx_2_10G_2_1G[nxgep->function_num];
2114 			break;
2115 		case NEPTUNE_1_10GF_3_1GC:
2116 			rx_ndmas = rx_1_10G_3_1G[nxgep->function_num];
2117 			break;
2118 		case NEPTUNE_1_1GC_1_10GF_2_1GC:
2119 			rx_ndmas = rx_1_1G_1_10G_2_1G[nxgep->function_num];
2120 			break;
2121 		default:
2122 			switch (nxgep->platform_type) {
2123 			case P_NEPTUNE_ALONSO:
2124 				rx_ndmas = rx_2_10G_2_1G[nxgep->function_num];
2125 				break;
2126 			default:
2127 				rx_ndmas = p4_rx_equal[nxgep->function_num];
2128 				break;
2129 			}
2130 			break;
2131 		}
2132 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2133 			prop, rx_ndmas);
2134 	}
2135 
2136 	p_cfgp->max_rdcs = nxgep->max_rdcs = rx_ndmas;
2137 
2138 	prop = param_arr[param_rdc_grps_start].fcode_name;
2139 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2140 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2141 		p_cfgp->start_rdc_grpid = *prop_val;
2142 		ddi_prop_free(prop_val);
2143 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
2144 			"==> nxge_use_default_dma_config: "
2145 			"use property " "start_grpid %d ",
2146 			p_cfgp->start_grpid));
2147 	} else {
2148 		p_cfgp->start_rdc_grpid = nxgep->function_num;
2149 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2150 			prop, p_cfgp->start_rdc_grpid);
2151 
2152 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
2153 			"==> nxge_use_default_dma_config: "
2154 			"use default "
2155 			"start_grpid %d (same as function #)",
2156 			p_cfgp->start_grpid));
2157 	}
2158 
2159 	prop = param_arr[param_rx_rdc_grps].fcode_name;
2160 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2161 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2162 		nrxgp = *prop_val;
2163 		ddi_prop_free(prop_val);
2164 	} else {
2165 		nrxgp = 1;
2166 		(void) ddi_prop_update_int(DDI_DEV_T_NONE, nxgep->dip,
2167 			prop, nrxgp);
2168 		NXGE_DEBUG_MSG((nxgep, CFG_CTL,
2169 			"==> nxge_use_default_dma_config: "
2170 			"num_rdc_grpid not found: use def:# of "
2171 			"rdc groups %d\n", nrxgp));
2172 	}
2173 
2174 	p_cfgp->max_rdc_grpids = nrxgp;
2175 
2176 	/*
2177 	 * 2/4 ports have the same hard-wired logical groups assigned.
2178 	 */
2179 	p_cfgp->start_ldg = nxgep->function_num * NXGE_LDGRP_PER_4PORTS;
2180 	p_cfgp->max_ldgs = NXGE_LDGRP_PER_4PORTS;
2181 
2182 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_use_default_dma_config: "
2183 		"p_cfgp 0x%llx max_rdcs %d nxgep->max_rdcs %d max_grpids %d"
2184 		"start_grpid %d",
2185 		p_cfgp, p_cfgp->max_rdcs, nxgep->max_rdcs, p_cfgp->max_grpids,
2186 		p_cfgp->start_grpid));
2187 
2188 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_use_cfg_dma_config: "
2189 		"p_cfgp 0x%016llx start_ldg %d nxgep->max_ldgs %d "
2190 		"start_rdc_grpid %d",
2191 		p_cfgp, p_cfgp->start_ldg, p_cfgp->max_ldgs,
2192 		p_cfgp->start_rdc_grpid));
2193 
2194 	prop = param_arr[param_rxdma_intr_time].fcode_name;
2195 
2196 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2197 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2198 		if ((prop_len > 0) && (prop_len <= p_cfgp->max_rdcs)) {
2199 			(void) ddi_prop_update_int_array(DDI_DEV_T_NONE,
2200 				nxgep->dip, prop, prop_val, prop_len);
2201 		}
2202 		ddi_prop_free(prop_val);
2203 	}
2204 	prop = param_arr[param_rxdma_intr_pkts].fcode_name;
2205 
2206 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, 0, prop,
2207 			&prop_val, &prop_len) == DDI_PROP_SUCCESS) {
2208 		if ((prop_len > 0) && (prop_len <= p_cfgp->max_rdcs)) {
2209 			(void) ddi_prop_update_int_array(DDI_DEV_T_NONE,
2210 				nxgep->dip, prop, prop_val, prop_len);
2211 		}
2212 		ddi_prop_free(prop_val);
2213 	}
2214 	nxge_set_hw_dma_config(nxgep);
2215 
2216 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "<== nxge_use_cfg_dma_config: "
2217 	    "sTDC[%d] nTDC[%d] sRDC[%d] nRDC[%d]",
2218 	    p_cfgp->start_tdc, p_cfgp->max_tdcs,
2219 	    p_cfgp->start_rdc, p_cfgp->max_rdcs));
2220 
2221 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "<== nxge_use_cfg_dma_config"));
2222 }
2223 
2224 static void
2225 nxge_use_cfg_vlan_class_config(p_nxge_t nxgep)
2226 {
2227 	uint_t vlan_cnt;
2228 	int *vlan_cfg_val;
2229 	int status;
2230 	p_nxge_param_t param_arr;
2231 	char *prop;
2232 
2233 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_use_cfg_vlan_config"));
2234 	param_arr = nxgep->param_arr;
2235 	prop = param_arr[param_vlan_2rdc_grp].fcode_name;
2236 
2237 	status = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2238 		&vlan_cfg_val, &vlan_cnt);
2239 	if (status == DDI_PROP_SUCCESS) {
2240 		status = ddi_prop_update_int_array(DDI_DEV_T_NONE,
2241 			nxgep->dip, prop, vlan_cfg_val, vlan_cnt);
2242 		ddi_prop_free(vlan_cfg_val);
2243 	}
2244 	nxge_set_hw_vlan_class_config(nxgep);
2245 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_use_cfg_vlan_config"));
2246 }
2247 
2248 static void
2249 nxge_use_cfg_mac_class_config(p_nxge_t nxgep)
2250 {
2251 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2252 	p_nxge_hw_pt_cfg_t p_cfgp;
2253 	uint_t mac_cnt;
2254 	int *mac_cfg_val;
2255 	int status;
2256 	p_nxge_param_t param_arr;
2257 	char *prop;
2258 
2259 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_use_cfg_mac_class_config"));
2260 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2261 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2262 	p_cfgp->start_mac_entry = 0;
2263 	param_arr = nxgep->param_arr;
2264 	prop = param_arr[param_mac_2rdc_grp].fcode_name;
2265 
2266 	switch (nxgep->function_num) {
2267 	case 0:
2268 	case 1:
2269 		/* 10G ports */
2270 		p_cfgp->max_macs = NXGE_MAX_MACS_XMACS;
2271 		break;
2272 	case 2:
2273 	case 3:
2274 		/* 1G ports */
2275 	default:
2276 		p_cfgp->max_macs = NXGE_MAX_MACS_BMACS;
2277 		break;
2278 	}
2279 
2280 	p_cfgp->mac_pref = 1;
2281 	p_cfgp->def_mac_rxdma_grpid = p_cfgp->start_rdc_grpid;
2282 
2283 	NXGE_DEBUG_MSG((nxgep, OBP_CTL,
2284 		"== nxge_use_cfg_mac_class_config: "
2285 		" mac_pref bit set def_mac_rxdma_grpid %d",
2286 		p_cfgp->def_mac_rxdma_grpid));
2287 
2288 	status = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2289 		&mac_cfg_val, &mac_cnt);
2290 	if (status == DDI_PROP_SUCCESS) {
2291 		if (mac_cnt <= p_cfgp->max_macs)
2292 			status = ddi_prop_update_int_array(DDI_DEV_T_NONE,
2293 				nxgep->dip, prop, mac_cfg_val, mac_cnt);
2294 		ddi_prop_free(mac_cfg_val);
2295 	}
2296 	nxge_set_hw_mac_class_config(nxgep);
2297 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_use_cfg_mac_class_config"));
2298 }
2299 
2300 static void
2301 nxge_use_cfg_class_config(p_nxge_t nxgep)
2302 {
2303 	nxge_set_hw_class_config(nxgep);
2304 }
2305 
2306 static void
2307 nxge_set_rdc_intr_property(p_nxge_t nxgep)
2308 {
2309 	int i;
2310 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2311 
2312 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_set_rdc_intr_property"));
2313 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2314 
2315 	for (i = 0; i < NXGE_MAX_RDCS; i++) {
2316 		p_dma_cfgp->rcr_timeout[i] = nxge_rcr_timeout;
2317 		p_dma_cfgp->rcr_threshold[i] = nxge_rcr_threshold;
2318 	}
2319 
2320 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_set_rdc_intr_property"));
2321 }
2322 
2323 static void
2324 nxge_set_hw_dma_config(p_nxge_t nxgep)
2325 {
2326 	int i, j, rdc, ndmas, ngrps, bitmap, end, st_rdc;
2327 	int32_t status;
2328 	uint8_t rdcs_per_grp;
2329 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2330 	p_nxge_hw_pt_cfg_t p_cfgp;
2331 	p_nxge_rdc_grp_t rdc_grp_p;
2332 	int rdcgrp_cfg = CFG_NOT_SPECIFIED, rx_quick_cfg;
2333 	char *prop, *prop_val;
2334 	p_nxge_param_t param_arr;
2335 	config_token_t token;
2336 
2337 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_set_hw_dma_config"));
2338 
2339 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2340 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2341 	rdc_grp_p = p_dma_cfgp->rdc_grps;
2342 
2343 	/* Transmit DMA Channels */
2344 	bitmap = 0;
2345 	end = p_cfgp->start_tdc + p_cfgp->max_tdcs;
2346 	nxgep->ntdc = p_cfgp->max_tdcs;
2347 	p_dma_cfgp->tx_dma_map = 0;
2348 	for (i = p_cfgp->start_tdc; i < end; i++) {
2349 		bitmap |= (1 << i);
2350 		nxgep->tdc[i - p_cfgp->start_tdc] = (uint8_t)i;
2351 	}
2352 
2353 	p_dma_cfgp->tx_dma_map = bitmap;
2354 	param_arr = nxgep->param_arr;
2355 
2356 	/* Assume RDCs are evenly distributed */
2357 	rx_quick_cfg = param_arr[param_rx_quick_cfg].value;
2358 	switch (rx_quick_cfg) {
2359 	case CFG_NOT_SPECIFIED:
2360 		prop = "rxdma-grp-cfg";
2361 		status = ddi_prop_lookup_string(DDI_DEV_T_NONE,
2362 			nxgep->dip, 0, prop, (char **)&prop_val);
2363 		if (status != DDI_PROP_SUCCESS) {
2364 			NXGE_DEBUG_MSG((nxgep, CFG_CTL,
2365 				" property %s not found", prop));
2366 			rdcgrp_cfg = CFG_L3_DISTRIBUTE;
2367 		} else {
2368 			token = nxge_get_config_token(prop_val);
2369 			switch (token) {
2370 			case L2_CLASSIFY:
2371 				break;
2372 			case CLASSIFY:
2373 			case L3_CLASSIFY:
2374 			case L3_DISTRIBUTE:
2375 			case L3_TCAM:
2376 				rdcgrp_cfg = CFG_L3_DISTRIBUTE;
2377 				break;
2378 			default:
2379 				rdcgrp_cfg = CFG_L3_DISTRIBUTE;
2380 				break;
2381 			}
2382 			ddi_prop_free(prop_val);
2383 		}
2384 		break;
2385 	case CFG_L3_WEB:
2386 	case CFG_L3_DISTRIBUTE:
2387 	case CFG_L2_CLASSIFY:
2388 	case CFG_L3_TCAM:
2389 		rdcgrp_cfg = rx_quick_cfg;
2390 		break;
2391 	default:
2392 		rdcgrp_cfg = CFG_L3_DISTRIBUTE;
2393 		break;
2394 	}
2395 
2396 	/* Receive DMA Channels */
2397 	st_rdc = p_cfgp->start_rdc;
2398 	nxgep->nrdc = p_cfgp->max_rdcs;
2399 
2400 	for (i = 0; i < p_cfgp->max_rdcs; i++) {
2401 		nxgep->rdc[i] = i + p_cfgp->start_rdc;
2402 	}
2403 
2404 	switch (rdcgrp_cfg) {
2405 	case CFG_L3_DISTRIBUTE:
2406 	case CFG_L3_WEB:
2407 	case CFG_L3_TCAM:
2408 		ndmas = p_cfgp->max_rdcs;
2409 		ngrps = 1;
2410 		rdcs_per_grp = ndmas / ngrps;
2411 		break;
2412 	case CFG_L2_CLASSIFY:
2413 		ndmas = p_cfgp->max_rdcs / 2;
2414 		if (p_cfgp->max_rdcs < 2)
2415 			ndmas = 1;
2416 		ngrps = 1;
2417 		rdcs_per_grp = ndmas / ngrps;
2418 		break;
2419 	default:
2420 		ngrps = p_cfgp->max_rdc_grpids;
2421 		ndmas = p_cfgp->max_rdcs;
2422 		rdcs_per_grp = ndmas / ngrps;
2423 		break;
2424 	}
2425 
2426 	for (i = 0; i < ngrps; i++) {
2427 		rdc_grp_p = &p_dma_cfgp->rdc_grps[i];
2428 		rdc_grp_p->start_rdc = st_rdc + i * rdcs_per_grp;
2429 		rdc_grp_p->max_rdcs = rdcs_per_grp;
2430 
2431 		/* default to: 0, 1, 2, 3, ...., 0, 1, 2, 3.... */
2432 		rdc_grp_p->config_method = RDC_TABLE_ENTRY_METHOD_SEQ;
2433 		rdc = rdc_grp_p->start_rdc;
2434 		for (j = 0; j < NXGE_MAX_RDCS; j++) {
2435 			rdc_grp_p->rdc[j] = rdc++;
2436 			if (rdc == (rdc_grp_p->start_rdc + rdcs_per_grp)) {
2437 				rdc = rdc_grp_p->start_rdc;
2438 			}
2439 		}
2440 		rdc_grp_p->def_rdc = rdc_grp_p->rdc[0];
2441 		rdc_grp_p->flag = 1;	/* configured */
2442 	}
2443 
2444 	/* default RDC */
2445 	p_cfgp->def_rdc = p_cfgp->start_rdc;
2446 	nxgep->def_rdc = p_cfgp->start_rdc;
2447 
2448 	/* full 18 byte header ? */
2449 	p_dma_cfgp->rcr_full_header = NXGE_RCR_FULL_HEADER;
2450 	p_dma_cfgp->rx_drr_weight = PT_DRR_WT_DEFAULT_10G;
2451 	if (nxgep->function_num > 1)
2452 		p_dma_cfgp->rx_drr_weight = PT_DRR_WT_DEFAULT_1G;
2453 	p_dma_cfgp->rbr_size = nxge_rbr_size;
2454 	p_dma_cfgp->rcr_size = nxge_rcr_size;
2455 
2456 	nxge_set_rdc_intr_property(nxgep);
2457 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_set_hw_dma_config"));
2458 }
2459 
2460 boolean_t
2461 nxge_check_rxdma_port_member(p_nxge_t nxgep, uint8_t rdc)
2462 {
2463 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2464 	p_nxge_hw_pt_cfg_t p_cfgp;
2465 	int status = B_TRUE;
2466 
2467 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, "==> nxge_check_rxdma_port_member"));
2468 
2469 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2470 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2471 
2472 	/* Receive DMA Channels */
2473 	if (rdc < p_cfgp->max_rdcs)
2474 		status = B_TRUE;
2475 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, " <== nxge_check_rxdma_port_member"));
2476 	return (status);
2477 }
2478 
2479 boolean_t
2480 nxge_check_txdma_port_member(p_nxge_t nxgep, uint8_t tdc)
2481 {
2482 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2483 	p_nxge_hw_pt_cfg_t p_cfgp;
2484 	int status = B_FALSE;
2485 
2486 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, "==> nxge_check_rxdma_port_member"));
2487 
2488 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2489 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2490 
2491 	/* Receive DMA Channels */
2492 	if (tdc < p_cfgp->max_tdcs)
2493 		status = B_TRUE;
2494 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, " <== nxge_check_rxdma_port_member"));
2495 	return (status);
2496 }
2497 
2498 boolean_t
2499 nxge_check_rxdma_rdcgrp_member(p_nxge_t nxgep, uint8_t rdc_grp, uint8_t rdc)
2500 {
2501 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2502 	int status = B_TRUE;
2503 	p_nxge_rdc_grp_t rdc_grp_p;
2504 
2505 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL,
2506 		" ==> nxge_check_rxdma_rdcgrp_member"));
2507 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, "  nxge_check_rxdma_rdcgrp_member"
2508 		" rdc  %d group %d", rdc, rdc_grp));
2509 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2510 
2511 	rdc_grp_p = &p_dma_cfgp->rdc_grps[rdc_grp];
2512 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, "  max  %d ", rdc_grp_p->max_rdcs));
2513 	if (rdc >= rdc_grp_p->max_rdcs) {
2514 		status = B_FALSE;
2515 	}
2516 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL,
2517 		" <== nxge_check_rxdma_rdcgrp_member"));
2518 	return (status);
2519 }
2520 
2521 boolean_t
2522 nxge_check_rdcgrp_port_member(p_nxge_t nxgep, uint8_t rdc_grp)
2523 {
2524 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2525 	p_nxge_hw_pt_cfg_t p_cfgp;
2526 	int status = B_TRUE;
2527 
2528 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, "==> nxge_check_rdcgrp_port_member"));
2529 
2530 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2531 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2532 
2533 	if (rdc_grp >= p_cfgp->max_rdc_grpids)
2534 		status = B_FALSE;
2535 	NXGE_DEBUG_MSG((nxgep, CFG2_CTL, " <== nxge_check_rdcgrp_port_member"));
2536 	return (status);
2537 }
2538 
2539 static void
2540 nxge_set_hw_vlan_class_config(p_nxge_t nxgep)
2541 {
2542 	int i;
2543 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2544 	p_nxge_hw_pt_cfg_t p_cfgp;
2545 	p_nxge_param_t param_arr;
2546 	uint_t vlan_cnt;
2547 	int *vlan_cfg_val;
2548 	nxge_param_map_t *vmap;
2549 	char *prop;
2550 	p_nxge_class_pt_cfg_t p_class_cfgp;
2551 	uint32_t good_cfg[32];
2552 	int good_count = 0;
2553 	nxge_mv_cfg_t *vlan_tbl;
2554 
2555 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_set_hw_vlan_config"));
2556 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2557 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2558 	p_class_cfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
2559 
2560 	param_arr = nxgep->param_arr;
2561 	prop = param_arr[param_vlan_2rdc_grp].fcode_name;
2562 
2563 	/*
2564 	 * By default, VLAN to RDC group mapping is disabled Need to read HW or
2565 	 * .conf properties to find out if mapping is required
2566 	 *
2567 	 * Format
2568 	 *
2569 	 * uint32_t array, each array entry specifying the VLAN id and the
2570 	 * mapping
2571 	 *
2572 	 * bit[30] = add bit[29] = remove bit[28]  = preference bits[23-16] =
2573 	 * rdcgrp bits[15-0] = VLAN ID ( )
2574 	 */
2575 
2576 	for (i = 0; i < NXGE_MAX_VLANS; i++) {
2577 		p_class_cfgp->vlan_tbl[i].flag = 0;
2578 	}
2579 
2580 	vlan_tbl = (nxge_mv_cfg_t *)&p_class_cfgp->vlan_tbl[0];
2581 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2582 			&vlan_cfg_val, &vlan_cnt) == DDI_PROP_SUCCESS) {
2583 		for (i = 0; i < vlan_cnt; i++) {
2584 			vmap = (nxge_param_map_t *)&vlan_cfg_val[i];
2585 			if ((vmap->param_id) &&
2586 					(vmap->param_id < NXGE_MAX_VLANS) &&
2587 					(vmap->map_to <
2588 						p_cfgp->max_rdc_grpids) &&
2589 					(vmap->map_to >= (uint8_t)0)) {
2590 				NXGE_DEBUG_MSG((nxgep, CFG2_CTL,
2591 					" nxge_vlan_config mapping"
2592 					" id %d grp %d",
2593 					vmap->param_id, vmap->map_to));
2594 				good_cfg[good_count] = vlan_cfg_val[i];
2595 				if (vlan_tbl[vmap->param_id].flag == 0)
2596 					good_count++;
2597 				vlan_tbl[vmap->param_id].flag = 1;
2598 				vlan_tbl[vmap->param_id].rdctbl =
2599 					vmap->map_to + p_cfgp->start_rdc_grpid;
2600 				vlan_tbl[vmap->param_id].mpr_npr = vmap->pref;
2601 			}
2602 		}
2603 		ddi_prop_free(vlan_cfg_val);
2604 		if (good_count != vlan_cnt) {
2605 			(void) ddi_prop_update_int_array(DDI_DEV_T_NONE,
2606 				nxgep->dip, prop, (int *)good_cfg, good_count);
2607 		}
2608 	}
2609 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "<== nxge_set_hw_vlan_config"));
2610 }
2611 
2612 static void
2613 nxge_set_hw_mac_class_config(p_nxge_t nxgep)
2614 {
2615 	int i;
2616 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2617 	p_nxge_hw_pt_cfg_t p_cfgp;
2618 	p_nxge_param_t param_arr;
2619 	uint_t mac_cnt;
2620 	int *mac_cfg_val;
2621 	nxge_param_map_t *mac_map;
2622 	char *prop;
2623 	p_nxge_class_pt_cfg_t p_class_cfgp;
2624 	int good_count = 0;
2625 	int good_cfg[NXGE_MAX_MACS];
2626 	nxge_mv_cfg_t *mac_host_info;
2627 
2628 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "==> nxge_set_hw_mac_config"));
2629 
2630 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2631 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2632 	p_class_cfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
2633 	mac_host_info = (nxge_mv_cfg_t *)&p_class_cfgp->mac_host_info[0];
2634 
2635 	param_arr = nxgep->param_arr;
2636 	prop = param_arr[param_mac_2rdc_grp].fcode_name;
2637 
2638 	for (i = 0; i < NXGE_MAX_MACS; i++) {
2639 		p_class_cfgp->mac_host_info[i].flag = 0;
2640 		p_class_cfgp->mac_host_info[i].rdctbl =
2641 		    p_cfgp->def_mac_rxdma_grpid;
2642 	}
2643 
2644 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2645 			&mac_cfg_val, &mac_cnt) == DDI_PROP_SUCCESS) {
2646 		for (i = 0; i < mac_cnt; i++) {
2647 			mac_map = (nxge_param_map_t *)&mac_cfg_val[i];
2648 			if ((mac_map->param_id < p_cfgp->max_macs) &&
2649 					(mac_map->map_to <
2650 						p_cfgp->max_rdc_grpids) &&
2651 					(mac_map->map_to >= (uint8_t)0)) {
2652 				NXGE_DEBUG_MSG((nxgep, CFG2_CTL,
2653 					" nxge_mac_config mapping"
2654 					" id %d grp %d",
2655 					mac_map->param_id, mac_map->map_to));
2656 				mac_host_info[mac_map->param_id].mpr_npr =
2657 					mac_map->pref;
2658 				mac_host_info[mac_map->param_id].rdctbl =
2659 					mac_map->map_to +
2660 					p_cfgp->start_rdc_grpid;
2661 				good_cfg[good_count] = mac_cfg_val[i];
2662 				if (mac_host_info[mac_map->param_id].flag == 0)
2663 					good_count++;
2664 				mac_host_info[mac_map->param_id].flag = 1;
2665 			}
2666 		}
2667 		ddi_prop_free(mac_cfg_val);
2668 		if (good_count != mac_cnt) {
2669 			(void) ddi_prop_update_int_array(DDI_DEV_T_NONE,
2670 				nxgep->dip, prop, good_cfg, good_count);
2671 		}
2672 	}
2673 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, "<== nxge_set_hw_mac_config"));
2674 }
2675 
2676 static void
2677 nxge_set_hw_class_config(p_nxge_t nxgep)
2678 {
2679 	int i;
2680 	p_nxge_param_t param_arr;
2681 	int *int_prop_val;
2682 	uint32_t cfg_value;
2683 	char *prop;
2684 	p_nxge_class_pt_cfg_t p_class_cfgp;
2685 	int start_prop, end_prop;
2686 	uint_t prop_cnt;
2687 
2688 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " ==> nxge_set_hw_class_config"));
2689 
2690 	p_class_cfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
2691 	param_arr = nxgep->param_arr;
2692 	start_prop = param_class_opt_ip_usr4;
2693 	end_prop = param_class_opt_ipv6_sctp;
2694 
2695 	for (i = start_prop; i <= end_prop; i++) {
2696 		prop = param_arr[i].fcode_name;
2697 		if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip,
2698 				0, prop, &int_prop_val,
2699 				&prop_cnt) == DDI_PROP_SUCCESS) {
2700 			cfg_value = (uint32_t)*int_prop_val;
2701 			ddi_prop_free(int_prop_val);
2702 		} else {
2703 			cfg_value = (uint32_t)param_arr[i].value;
2704 		}
2705 		p_class_cfgp->class_cfg[i - start_prop] = cfg_value;
2706 	}
2707 
2708 	prop = param_arr[param_h1_init_value].fcode_name;
2709 
2710 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2711 			&int_prop_val, &prop_cnt) == DDI_PROP_SUCCESS) {
2712 		cfg_value = (uint32_t)*int_prop_val;
2713 		ddi_prop_free(int_prop_val);
2714 	} else {
2715 		cfg_value = (uint32_t)param_arr[param_h1_init_value].value;
2716 	}
2717 
2718 	p_class_cfgp->init_h1 = (uint32_t)cfg_value;
2719 	prop = param_arr[param_h2_init_value].fcode_name;
2720 
2721 	if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 0, prop,
2722 			&int_prop_val, &prop_cnt) == DDI_PROP_SUCCESS) {
2723 		cfg_value = (uint32_t)*int_prop_val;
2724 		ddi_prop_free(int_prop_val);
2725 	} else {
2726 		cfg_value = (uint32_t)param_arr[param_h2_init_value].value;
2727 	}
2728 
2729 	p_class_cfgp->init_h2 = (uint16_t)cfg_value;
2730 	NXGE_DEBUG_MSG((nxgep, CFG_CTL, " <== nxge_set_hw_class_config"));
2731 }
2732 
2733 nxge_status_t
2734 nxge_ldgv_init_n2(p_nxge_t nxgep, int *navail_p, int *nrequired_p)
2735 {
2736 	int i, maxldvs, maxldgs, start, end, nldvs;
2737 	int ldv, endldg;
2738 	uint8_t func;
2739 	uint8_t channel;
2740 	uint8_t chn_start;
2741 	boolean_t own_sys_err = B_FALSE, own_fzc = B_FALSE;
2742 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2743 	p_nxge_hw_pt_cfg_t p_cfgp;
2744 	p_nxge_ldgv_t ldgvp;
2745 	p_nxge_ldg_t ldgp, ptr;
2746 	p_nxge_ldv_t ldvp;
2747 	nxge_status_t status = NXGE_OK;
2748 
2749 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init_n2"));
2750 	if (!*navail_p) {
2751 		*nrequired_p = 0;
2752 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2753 			"<== nxge_ldgv_init:no avail"));
2754 		return (NXGE_ERROR);
2755 	}
2756 	/*
2757 	 * N2/NIU: one logical device owns one logical group. and each
2758 	 * device/group will be assigned one vector by Hypervisor.
2759 	 */
2760 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
2761 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
2762 	maxldgs = p_cfgp->max_ldgs;
2763 	if (!maxldgs) {
2764 		/* No devices configured. */
2765 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_ldgv_init_n2: "
2766 			"no logical groups configured."));
2767 		return (NXGE_ERROR);
2768 	} else {
2769 		maxldvs = maxldgs + 1;
2770 	}
2771 
2772 	/*
2773 	 * If function zero instance, it needs to handle the system and MIF
2774 	 * error interrupts. MIF interrupt may not be needed for N2/NIU.
2775 	 */
2776 	func = nxgep->function_num;
2777 	if (func == 0) {
2778 		own_sys_err = B_TRUE;
2779 		if (!p_cfgp->ser_ldvid) {
2780 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2781 				"nxge_ldgv_init_n2: func 0, ERR ID not set!"));
2782 		}
2783 		/* MIF interrupt */
2784 		if (!p_cfgp->mif_ldvid) {
2785 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
2786 				"nxge_ldgv_init_n2: func 0, MIF ID not set!"));
2787 		}
2788 	}
2789 
2790 	/*
2791 	 * Assume single partition, each function owns mac.
2792 	 */
2793 	if (!nxge_use_partition)
2794 		own_fzc = B_TRUE;
2795 
2796 	ldgvp = nxgep->ldgvp;
2797 	if (ldgvp == NULL) {
2798 		ldgvp = KMEM_ZALLOC(sizeof (nxge_ldgv_t), KM_SLEEP);
2799 		nxgep->ldgvp = ldgvp;
2800 		ldgvp->maxldgs = (uint8_t)maxldgs;
2801 		ldgvp->maxldvs = (uint8_t)maxldvs;
2802 		ldgp = ldgvp->ldgp = KMEM_ZALLOC(sizeof (nxge_ldg_t) * maxldgs,
2803 			KM_SLEEP);
2804 		ldvp = ldgvp->ldvp = KMEM_ZALLOC(sizeof (nxge_ldv_t) * maxldvs,
2805 			KM_SLEEP);
2806 	} else {
2807 		ldgp = ldgvp->ldgp;
2808 		ldvp = ldgvp->ldvp;
2809 	}
2810 
2811 	ldgvp->ndma_ldvs = p_cfgp->max_tdcs + p_cfgp->max_rdcs;
2812 	ldgvp->tmres = NXGE_TIMER_RESO;
2813 
2814 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
2815 		"==> nxge_ldgv_init_n2: maxldvs %d maxldgs %d",
2816 		maxldvs, maxldgs));
2817 
2818 	/* logical start_ldg is ldv */
2819 	ptr = ldgp;
2820 	for (i = 0; i < maxldgs; i++) {
2821 		ptr->func = func;
2822 		ptr->arm = B_TRUE;
2823 		ptr->vldg_index = (uint8_t)i;
2824 		ptr->ldg_timer = NXGE_TIMER_LDG;
2825 		ptr->ldg = p_cfgp->ldg[i];
2826 		ptr->sys_intr_handler = nxge_intr;
2827 		ptr->nldvs = 0;
2828 		ptr->ldvp = NULL;
2829 		ptr->nxgep = nxgep;
2830 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
2831 			"==> nxge_ldgv_init_n2: maxldvs %d maxldgs %d "
2832 			"ldg %d ldgptr $%p",
2833 			maxldvs, maxldgs, ptr->ldg, ptr));
2834 		ptr++;
2835 	}
2836 
2837 	endldg = NXGE_INT_MAX_LDG;
2838 	nldvs = 0;
2839 	ldgvp->nldvs = 0;
2840 	ldgp->ldvp = NULL;
2841 	*nrequired_p = 0;
2842 
2843 	/*
2844 	 * logical device group table is organized in the following order (same
2845 	 * as what interrupt property has). function 0: owns MAC, MIF, error,
2846 	 * rx, tx. function 1: owns MAC, rx, tx.
2847 	 */
2848 
2849 	if (own_fzc && p_cfgp->mac_ldvid) {
2850 		/* Each function should own MAC interrupt */
2851 		ldv = p_cfgp->mac_ldvid;
2852 		ldvp->ldv = (uint8_t)ldv;
2853 		ldvp->is_mac = B_TRUE;
2854 		ldvp->ldv_intr_handler = nxge_mac_intr;
2855 		ldvp->ldv_ldf_masks = 0;
2856 		ldvp->nxgep = nxgep;
2857 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
2858 			"==> nxge_ldgv_init_n2(mac): maxldvs %d ldv %d "
2859 			"ldg %d ldgptr $%p ldvptr $%p",
2860 			maxldvs, ldv, ldgp->ldg, ldgp, ldvp));
2861 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
2862 		nldvs++;
2863 	}
2864 
2865 	if (own_fzc && p_cfgp->mif_ldvid) {
2866 		ldv = p_cfgp->mif_ldvid;
2867 		ldvp->ldv = (uint8_t)ldv;
2868 		ldvp->is_mif = B_TRUE;
2869 		ldvp->ldv_intr_handler = nxge_mif_intr;
2870 		ldvp->ldv_ldf_masks = 0;
2871 		ldvp->nxgep = nxgep;
2872 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
2873 			"==> nxge_ldgv_init_n2(mif): maxldvs %d ldv %d "
2874 			"ldg %d ldgptr $%p ldvptr $%p",
2875 			maxldvs, ldv, ldgp->ldg, ldgp, ldvp));
2876 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
2877 		nldvs++;
2878 	}
2879 
2880 	ldv = NXGE_SYS_ERROR_LD;
2881 	ldvp->use_timer = B_TRUE;
2882 	if (own_sys_err && p_cfgp->ser_ldvid) {
2883 		ldv = p_cfgp->ser_ldvid;
2884 		/*
2885 		 * Unmask the system interrupt states.
2886 		 */
2887 		(void) nxge_fzc_sys_err_mask_set(nxgep, SYS_ERR_SMX_MASK |
2888 			SYS_ERR_IPP_MASK | SYS_ERR_TXC_MASK |
2889 			SYS_ERR_ZCP_MASK);
2890 	}
2891 	ldvp->ldv = (uint8_t)ldv;
2892 	ldvp->is_syserr = B_TRUE;
2893 	ldvp->ldv_intr_handler = nxge_syserr_intr;
2894 	ldvp->ldv_ldf_masks = 0;
2895 	ldvp->nxgep = nxgep;
2896 	ldgvp->ldvp_syserr = ldvp;
2897 
2898 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
2899 		"==> nxge_ldgv_init_n2(syserr): maxldvs %d ldv %d "
2900 		"ldg %d ldgptr $%p ldvptr p%p",
2901 		maxldvs, ldv, ldgp->ldg, ldgp, ldvp));
2902 
2903 	if (own_sys_err && p_cfgp->ser_ldvid) {
2904 		(void) nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
2905 	} else {
2906 		ldvp++;
2907 	}
2908 
2909 	nldvs++;
2910 
2911 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init_n2: "
2912 		"(before rx) func %d nldvs %d navail %d nrequired %d",
2913 		func, nldvs, *navail_p, *nrequired_p));
2914 
2915 	/*
2916 	 * Receive DMA channels.
2917 	 */
2918 	channel = p_cfgp->start_rdc;
2919 	start = p_cfgp->start_rdc + NXGE_RDMA_LD_START;
2920 	end = start + p_cfgp->max_rdcs;
2921 	chn_start = p_cfgp->ldg_chn_start;
2922 	/*
2923 	 * Start with RDC to configure logical devices for each group.
2924 	 */
2925 	for (i = 0, ldv = start; ldv < end; i++, ldv++, chn_start++) {
2926 		ldvp->is_rxdma = B_TRUE;
2927 		ldvp->ldv = (uint8_t)ldv;
2928 		ldvp->channel = channel++;
2929 		ldvp->vdma_index = (uint8_t)i;
2930 		ldvp->ldv_intr_handler = nxge_rx_intr;
2931 		ldvp->ldv_ldf_masks = 0;
2932 		ldvp->nxgep = nxgep;
2933 		ldgp->ldg = p_cfgp->ldg[chn_start];
2934 
2935 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
2936 			"==> nxge_ldgv_init_n2(rx%d): maxldvs %d ldv %d "
2937 			"ldg %d ldgptr 0x%016llx ldvptr 0x%016llx",
2938 			i, maxldvs, ldv, ldgp->ldg, ldgp, ldvp));
2939 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
2940 		nldvs++;
2941 	}
2942 
2943 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init_n2: "
2944 		"func %d nldvs %d navail %d nrequired %d",
2945 		func, nldvs, *navail_p, *nrequired_p));
2946 
2947 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init_n2: "
2948 		"func %d nldvs %d navail %d nrequired %d ldgp 0x%llx "
2949 		"ldvp 0x%llx",
2950 		func, nldvs, *navail_p, *nrequired_p, ldgp, ldvp));
2951 	/*
2952 	 * Transmit DMA channels.
2953 	 */
2954 	channel = p_cfgp->start_tdc;
2955 	start = p_cfgp->start_tdc + NXGE_TDMA_LD_START;
2956 	end = start + p_cfgp->max_tdcs;
2957 	for (i = 0, ldv = start; ldv < end; i++, ldv++, chn_start++) {
2958 		ldvp->is_txdma = B_TRUE;
2959 		ldvp->ldv = (uint8_t)ldv;
2960 		ldvp->channel = channel++;
2961 		ldvp->vdma_index = (uint8_t)i;
2962 		ldvp->ldv_intr_handler = nxge_tx_intr;
2963 		ldvp->ldv_ldf_masks = 0;
2964 		ldgp->ldg = p_cfgp->ldg[chn_start];
2965 		ldvp->nxgep = nxgep;
2966 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
2967 			"==> nxge_ldgv_init_n2(tx%d): maxldvs %d ldv %d "
2968 			"ldg %d ldgptr 0x%016llx ldvptr 0x%016llx",
2969 			i, maxldvs, ldv, ldgp->ldg, ldgp, ldvp));
2970 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
2971 		nldvs++;
2972 	}
2973 
2974 	ldgvp->ldg_intrs = *nrequired_p;
2975 	ldgvp->nldvs = (uint8_t)nldvs;
2976 
2977 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init_n2: "
2978 		"func %d nldvs %d maxgrps %d navail %d nrequired %d",
2979 		func, nldvs, maxldgs, *navail_p, *nrequired_p));
2980 
2981 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_ldgv_init_n2"));
2982 	return (status);
2983 }
2984 
2985 /*
2986  * Interrupts related interface functions.
2987  */
2988 
2989 nxge_status_t
2990 nxge_ldgv_init(p_nxge_t nxgep, int *navail_p, int *nrequired_p)
2991 {
2992 	int i, maxldvs, maxldgs, start, end, nldvs;
2993 	int ldv, ldg, endldg, ngrps;
2994 	uint8_t func;
2995 	uint8_t channel;
2996 	boolean_t own_sys_err = B_FALSE, own_fzc = B_FALSE;
2997 	p_nxge_dma_pt_cfg_t p_dma_cfgp;
2998 	p_nxge_hw_pt_cfg_t p_cfgp;
2999 	p_nxge_ldgv_t ldgvp;
3000 	p_nxge_ldg_t ldgp, ptr;
3001 	p_nxge_ldv_t ldvp;
3002 	nxge_status_t status = NXGE_OK;
3003 
3004 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init"));
3005 	if (!*navail_p) {
3006 		*nrequired_p = 0;
3007 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3008 			"<== nxge_ldgv_init:no avail"));
3009 		return (NXGE_ERROR);
3010 	}
3011 	p_dma_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
3012 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
3013 
3014 	nldvs = p_cfgp->max_tdcs + p_cfgp->max_rdcs;
3015 
3016 	/*
3017 	 * If function zero instance, it needs to handle the system error
3018 	 * interrupts.
3019 	 */
3020 	func = nxgep->function_num;
3021 	if (func == 0) {
3022 		nldvs++;
3023 		own_sys_err = B_TRUE;
3024 	} else {
3025 		/* use timer */
3026 		nldvs++;
3027 	}
3028 
3029 	/*
3030 	 * Assume single partition, each function owns mac.
3031 	 */
3032 	if (!nxge_use_partition) {
3033 		/* mac */
3034 		nldvs++;
3035 		/* MIF */
3036 		nldvs++;
3037 		own_fzc = B_TRUE;
3038 	}
3039 	maxldvs = nldvs;
3040 	maxldgs = p_cfgp->max_ldgs;
3041 	if (!maxldvs || !maxldgs) {
3042 		/* No devices configured. */
3043 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_ldgv_init: "
3044 			"no logical devices or groups configured."));
3045 		return (NXGE_ERROR);
3046 	}
3047 	ldgvp = nxgep->ldgvp;
3048 	if (ldgvp == NULL) {
3049 		ldgvp = KMEM_ZALLOC(sizeof (nxge_ldgv_t), KM_SLEEP);
3050 		nxgep->ldgvp = ldgvp;
3051 		ldgvp->maxldgs = (uint8_t)maxldgs;
3052 		ldgvp->maxldvs = (uint8_t)maxldvs;
3053 		ldgp = ldgvp->ldgp = KMEM_ZALLOC(sizeof (nxge_ldg_t) * maxldgs,
3054 			KM_SLEEP);
3055 		ldvp = ldgvp->ldvp = KMEM_ZALLOC(sizeof (nxge_ldv_t) * maxldvs,
3056 			KM_SLEEP);
3057 	}
3058 	ldgvp->ndma_ldvs = p_cfgp->max_tdcs + p_cfgp->max_rdcs;
3059 	ldgvp->tmres = NXGE_TIMER_RESO;
3060 
3061 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
3062 		"==> nxge_ldgv_init: maxldvs %d maxldgs %d nldvs %d",
3063 		maxldvs, maxldgs, nldvs));
3064 	ldg = p_cfgp->start_ldg;
3065 	ptr = ldgp;
3066 	for (i = 0; i < maxldgs; i++) {
3067 		ptr->func = func;
3068 		ptr->arm = B_TRUE;
3069 		ptr->vldg_index = (uint8_t)i;
3070 		ptr->ldg_timer = NXGE_TIMER_LDG;
3071 		ptr->ldg = ldg++;
3072 		ptr->sys_intr_handler = nxge_intr;
3073 		ptr->nldvs = 0;
3074 		ptr->nxgep = nxgep;
3075 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3076 			"==> nxge_ldgv_init: maxldvs %d maxldgs %d ldg %d",
3077 			maxldvs, maxldgs, ptr->ldg));
3078 		ptr++;
3079 	}
3080 
3081 	ldg = p_cfgp->start_ldg;
3082 	if (maxldgs > *navail_p) {
3083 		ngrps = *navail_p;
3084 	} else {
3085 		ngrps = maxldgs;
3086 	}
3087 	endldg = ldg + ngrps;
3088 
3089 	/*
3090 	 * Receive DMA channels.
3091 	 */
3092 	channel = p_cfgp->start_rdc;
3093 	start = p_cfgp->start_rdc + NXGE_RDMA_LD_START;
3094 	end = start + p_cfgp->max_rdcs;
3095 	nldvs = 0;
3096 	ldgvp->nldvs = 0;
3097 	ldgp->ldvp = NULL;
3098 	*nrequired_p = 0;
3099 
3100 	/*
3101 	 * Start with RDC to configure logical devices for each group.
3102 	 */
3103 	for (i = 0, ldv = start; ldv < end; i++, ldv++) {
3104 		ldvp->is_rxdma = B_TRUE;
3105 		ldvp->ldv = (uint8_t)ldv;
3106 		/* If non-seq needs to change the following code */
3107 		ldvp->channel = channel++;
3108 		ldvp->vdma_index = (uint8_t)i;
3109 		ldvp->ldv_intr_handler = nxge_rx_intr;
3110 		ldvp->ldv_ldf_masks = 0;
3111 		ldvp->use_timer = B_FALSE;
3112 		ldvp->nxgep = nxgep;
3113 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
3114 		nldvs++;
3115 	}
3116 
3117 	/*
3118 	 * Transmit DMA channels.
3119 	 */
3120 	channel = p_cfgp->start_tdc;
3121 	start = p_cfgp->start_tdc + NXGE_TDMA_LD_START;
3122 	end = start + p_cfgp->max_tdcs;
3123 	for (i = 0, ldv = start; ldv < end; i++, ldv++) {
3124 		ldvp->is_txdma = B_TRUE;
3125 		ldvp->ldv = (uint8_t)ldv;
3126 		ldvp->channel = channel++;
3127 		ldvp->vdma_index = (uint8_t)i;
3128 		ldvp->ldv_intr_handler = nxge_tx_intr;
3129 		ldvp->ldv_ldf_masks = 0;
3130 		ldvp->use_timer = B_FALSE;
3131 		ldvp->nxgep = nxgep;
3132 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
3133 		nldvs++;
3134 	}
3135 
3136 	if (own_fzc) {
3137 		ldv = NXGE_MIF_LD;
3138 		ldvp->ldv = (uint8_t)ldv;
3139 		ldvp->is_mif = B_TRUE;
3140 		ldvp->ldv_intr_handler = nxge_mif_intr;
3141 		ldvp->ldv_ldf_masks = 0;
3142 		ldvp->use_timer = B_FALSE;
3143 		ldvp->nxgep = nxgep;
3144 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
3145 		nldvs++;
3146 	}
3147 	/*
3148 	 * MAC port (function zero control)
3149 	 */
3150 	if (own_fzc) {
3151 		ldvp->is_mac = B_TRUE;
3152 		ldvp->ldv_intr_handler = nxge_mac_intr;
3153 		ldvp->ldv_ldf_masks = 0;
3154 		ldv = func + NXGE_MAC_LD_START;
3155 		ldvp->ldv = (uint8_t)ldv;
3156 		ldvp->use_timer = B_FALSE;
3157 		ldvp->nxgep = nxgep;
3158 		nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
3159 		nldvs++;
3160 	}
3161 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init: "
3162 		"func %d nldvs %d navail %d nrequired %d",
3163 		func, nldvs, *navail_p, *nrequired_p));
3164 	/*
3165 	 * Function 0 owns system error interrupts.
3166 	 */
3167 	ldvp->use_timer = B_TRUE;
3168 	if (own_sys_err) {
3169 		ldv = NXGE_SYS_ERROR_LD;
3170 		ldvp->ldv = (uint8_t)ldv;
3171 		ldvp->is_syserr = B_TRUE;
3172 		ldvp->ldv_intr_handler = nxge_syserr_intr;
3173 		ldvp->ldv_ldf_masks = 0;
3174 		ldvp->nxgep = nxgep;
3175 		ldgvp->ldvp_syserr = ldvp;
3176 		/*
3177 		 * Unmask the system interrupt states.
3178 		 */
3179 		(void) nxge_fzc_sys_err_mask_set(nxgep, SYS_ERR_SMX_MASK |
3180 			SYS_ERR_IPP_MASK | SYS_ERR_TXC_MASK |
3181 			SYS_ERR_ZCP_MASK);
3182 
3183 		(void) nxge_ldgv_setup(&ldgp, &ldvp, ldv, endldg, nrequired_p);
3184 		nldvs++;
3185 	} else {
3186 		ldv = NXGE_SYS_ERROR_LD;
3187 		ldvp->ldv = (uint8_t)ldv;
3188 		ldvp->is_syserr = B_TRUE;
3189 		ldvp->ldv_intr_handler = nxge_syserr_intr;
3190 		ldvp->nxgep = nxgep;
3191 		ldvp->ldv_ldf_masks = 0;
3192 		ldgvp->ldvp_syserr = ldvp;
3193 	}
3194 
3195 	ldgvp->ldg_intrs = *nrequired_p;
3196 
3197 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_init: "
3198 		"func %d nldvs %d navail %d nrequired %d",
3199 		func, nldvs, *navail_p, *nrequired_p));
3200 
3201 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_ldgv_init"));
3202 	return (status);
3203 }
3204 
3205 nxge_status_t
3206 nxge_ldgv_uninit(p_nxge_t nxgep)
3207 {
3208 	p_nxge_ldgv_t ldgvp;
3209 
3210 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_ldgv_uninit"));
3211 	ldgvp = nxgep->ldgvp;
3212 	if (ldgvp == NULL) {
3213 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_ldgv_uninit: "
3214 				"no logical group configured."));
3215 		return (NXGE_OK);
3216 	}
3217 	if (ldgvp->ldgp) {
3218 		KMEM_FREE(ldgvp->ldgp, sizeof (nxge_ldg_t) * ldgvp->maxldgs);
3219 	}
3220 	if (ldgvp->ldvp) {
3221 		KMEM_FREE(ldgvp->ldvp, sizeof (nxge_ldv_t) * ldgvp->maxldvs);
3222 	}
3223 	KMEM_FREE(ldgvp, sizeof (nxge_ldgv_t));
3224 	nxgep->ldgvp = NULL;
3225 
3226 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_ldgv_uninit"));
3227 	return (NXGE_OK);
3228 }
3229 
3230 nxge_status_t
3231 nxge_intr_ldgv_init(p_nxge_t nxgep)
3232 {
3233 	nxge_status_t status = NXGE_OK;
3234 
3235 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intr_ldgv_init"));
3236 	/*
3237 	 * Configure the logical device group numbers, state vectors and
3238 	 * interrupt masks for each logical device.
3239 	 */
3240 	status = nxge_fzc_intr_init(nxgep);
3241 
3242 	/*
3243 	 * Configure logical device masks and timers.
3244 	 */
3245 	status = nxge_intr_mask_mgmt(nxgep);
3246 
3247 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intr_ldgv_init"));
3248 	return (status);
3249 }
3250 
3251 nxge_status_t
3252 nxge_intr_mask_mgmt(p_nxge_t nxgep)
3253 {
3254 	p_nxge_ldgv_t ldgvp;
3255 	p_nxge_ldg_t ldgp;
3256 	p_nxge_ldv_t ldvp;
3257 	npi_handle_t handle;
3258 	int i, j;
3259 	npi_status_t rs = NPI_SUCCESS;
3260 
3261 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intr_mask_mgmt"));
3262 
3263 	if ((ldgvp = nxgep->ldgvp) == NULL) {
3264 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3265 			"<== nxge_intr_mask_mgmt: Null ldgvp"));
3266 		return (NXGE_ERROR);
3267 	}
3268 	handle = NXGE_DEV_NPI_HANDLE(nxgep);
3269 	ldgp = ldgvp->ldgp;
3270 	ldvp = ldgvp->ldvp;
3271 	if (ldgp == NULL || ldvp == NULL) {
3272 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3273 			"<== nxge_intr_mask_mgmt: Null ldgp or ldvp"));
3274 		return (NXGE_ERROR);
3275 	}
3276 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
3277 		"==> nxge_intr_mask_mgmt: # of intrs %d ", ldgvp->ldg_intrs));
3278 	/* Initialize masks. */
3279 	if (nxgep->niu_type != N2_NIU) {
3280 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3281 			"==> nxge_intr_mask_mgmt(Neptune): # intrs %d ",
3282 			ldgvp->ldg_intrs));
3283 		for (i = 0; i < ldgvp->ldg_intrs; i++, ldgp++) {
3284 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
3285 				"==> nxge_intr_mask_mgmt(Neptune): # ldv %d "
3286 				"in group %d", ldgp->nldvs, ldgp->ldg));
3287 			for (j = 0; j < ldgp->nldvs; j++, ldvp++) {
3288 				NXGE_DEBUG_MSG((nxgep, INT_CTL,
3289 					"==> nxge_intr_mask_mgmt: set ldv # %d "
3290 					"for ldg %d", ldvp->ldv, ldgp->ldg));
3291 				rs = npi_intr_mask_set(handle, ldvp->ldv,
3292 					ldvp->ldv_ldf_masks);
3293 				if (rs != NPI_SUCCESS) {
3294 					NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3295 						"<== nxge_intr_mask_mgmt: "
3296 						"set mask failed "
3297 						" rs 0x%x ldv %d mask 0x%x",
3298 						rs, ldvp->ldv,
3299 						ldvp->ldv_ldf_masks));
3300 					return (NXGE_ERROR | rs);
3301 				}
3302 				NXGE_DEBUG_MSG((nxgep, INT_CTL,
3303 					"==> nxge_intr_mask_mgmt: "
3304 					"set mask OK "
3305 					" rs 0x%x ldv %d mask 0x%x",
3306 					rs, ldvp->ldv,
3307 					ldvp->ldv_ldf_masks));
3308 			}
3309 		}
3310 	}
3311 	ldgp = ldgvp->ldgp;
3312 	/* Configure timer and arm bit */
3313 	for (i = 0; i < nxgep->ldgvp->ldg_intrs; i++, ldgp++) {
3314 		rs = npi_intr_ldg_mgmt_set(handle, ldgp->ldg,
3315 			ldgp->arm, ldgp->ldg_timer);
3316 		if (rs != NPI_SUCCESS) {
3317 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3318 				"<== nxge_intr_mask_mgmt: "
3319 				"set timer failed "
3320 				" rs 0x%x dg %d timer 0x%x",
3321 				rs, ldgp->ldg, ldgp->ldg_timer));
3322 			return (NXGE_ERROR | rs);
3323 		}
3324 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3325 			"==> nxge_intr_mask_mgmt: "
3326 			"set timer OK "
3327 			" rs 0x%x ldg %d timer 0x%x",
3328 			rs, ldgp->ldg, ldgp->ldg_timer));
3329 	}
3330 
3331 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_fzc_intr_mask_mgmt"));
3332 	return (NXGE_OK);
3333 }
3334 
3335 nxge_status_t
3336 nxge_intr_mask_mgmt_set(p_nxge_t nxgep, boolean_t on)
3337 {
3338 	p_nxge_ldgv_t ldgvp;
3339 	p_nxge_ldg_t ldgp;
3340 	p_nxge_ldv_t ldvp;
3341 	npi_handle_t handle;
3342 	int i, j;
3343 	npi_status_t rs = NPI_SUCCESS;
3344 
3345 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
3346 		"==> nxge_intr_mask_mgmt_set (%d)", on));
3347 
3348 	if (nxgep->niu_type == N2_NIU) {
3349 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3350 			"<== nxge_intr_mask_mgmt_set (%d) not set (N2/NIU)",
3351 			on));
3352 		return (NXGE_ERROR);
3353 	}
3354 
3355 	if ((ldgvp = nxgep->ldgvp) == NULL) {
3356 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3357 			"==> nxge_intr_mask_mgmt_set: Null ldgvp"));
3358 		return (NXGE_ERROR);
3359 	}
3360 
3361 	handle = NXGE_DEV_NPI_HANDLE(nxgep);
3362 	ldgp = ldgvp->ldgp;
3363 	ldvp = ldgvp->ldvp;
3364 	if (ldgp == NULL || ldvp == NULL) {
3365 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3366 			"<== nxge_intr_mask_mgmt_set: Null ldgp or ldvp"));
3367 		return (NXGE_ERROR);
3368 	}
3369 	/* set masks. */
3370 	for (i = 0; i < ldgvp->ldg_intrs; i++, ldgp++) {
3371 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3372 			"==> nxge_intr_mask_mgmt_set: flag %d ldg %d"
3373 			"set mask nldvs %d", on, ldgp->ldg, ldgp->nldvs));
3374 		for (j = 0; j < ldgp->nldvs; j++, ldvp++) {
3375 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
3376 				"==> nxge_intr_mask_mgmt_set: "
3377 				"for %d %d flag %d", i, j, on));
3378 			if (on) {
3379 				ldvp->ldv_ldf_masks = 0;
3380 				NXGE_DEBUG_MSG((nxgep, INT_CTL,
3381 					"==> nxge_intr_mask_mgmt_set: "
3382 					"ON mask off"));
3383 			} else if (!on) {
3384 				ldvp->ldv_ldf_masks = (uint8_t)LD_IM1_MASK;
3385 				NXGE_DEBUG_MSG((nxgep, INT_CTL,
3386 					"==> nxge_intr_mask_mgmt_set:mask on"));
3387 			}
3388 			rs = npi_intr_mask_set(handle, ldvp->ldv,
3389 				ldvp->ldv_ldf_masks);
3390 			if (rs != NPI_SUCCESS) {
3391 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3392 					"==> nxge_intr_mask_mgmt_set: "
3393 					"set mask failed "
3394 					" rs 0x%x ldv %d mask 0x%x",
3395 					rs, ldvp->ldv, ldvp->ldv_ldf_masks));
3396 				return (NXGE_ERROR | rs);
3397 			}
3398 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
3399 				"==> nxge_intr_mask_mgmt_set: flag %d"
3400 				"set mask OK "
3401 				" ldv %d mask 0x%x",
3402 				on, ldvp->ldv, ldvp->ldv_ldf_masks));
3403 		}
3404 	}
3405 
3406 	ldgp = ldgvp->ldgp;
3407 	/* set the arm bit */
3408 	for (i = 0; i < nxgep->ldgvp->ldg_intrs; i++, ldgp++) {
3409 		if (on && !ldgp->arm) {
3410 			ldgp->arm = B_TRUE;
3411 		} else if (!on && ldgp->arm) {
3412 			ldgp->arm = B_FALSE;
3413 		}
3414 		rs = npi_intr_ldg_mgmt_set(handle, ldgp->ldg,
3415 			ldgp->arm, ldgp->ldg_timer);
3416 		if (rs != NPI_SUCCESS) {
3417 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
3418 				"<== nxge_intr_mask_mgmt_set: "
3419 				"set timer failed "
3420 				" rs 0x%x ldg %d timer 0x%x",
3421 				rs, ldgp->ldg, ldgp->ldg_timer));
3422 			return (NXGE_ERROR | rs);
3423 		}
3424 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
3425 			"==> nxge_intr_mask_mgmt_set: OK (flag %d) "
3426 			"set timer "
3427 			" ldg %d timer 0x%x",
3428 			on, ldgp->ldg, ldgp->ldg_timer));
3429 	}
3430 
3431 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intr_mask_mgmt_set"));
3432 	return (NXGE_OK);
3433 }
3434 
3435 static nxge_status_t
3436 nxge_get_mac_addr_properties(p_nxge_t nxgep)
3437 {
3438 #if defined(_BIG_ENDIAN)
3439 	uchar_t *prop_val;
3440 	uint_t prop_len;
3441 	uint_t j;
3442 #endif
3443 	uint_t i;
3444 	uint8_t func_num;
3445 	boolean_t compute_macs = B_TRUE;
3446 
3447 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_get_mac_addr_properties "));
3448 
3449 #if defined(_BIG_ENDIAN)
3450 	/*
3451 	 * Get the ethernet address.
3452 	 */
3453 	(void) localetheraddr((struct ether_addr *)NULL, &nxgep->ouraddr);
3454 
3455 	/*
3456 	 * Check if it is an adapter with its own local mac address If it is
3457 	 * present, override the system mac address.
3458 	 */
3459 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
3460 			"local-mac-address", &prop_val,
3461 			&prop_len) == DDI_PROP_SUCCESS) {
3462 		if (prop_len == ETHERADDRL) {
3463 			nxgep->factaddr = *(p_ether_addr_t)prop_val;
3464 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Local mac address = "
3465 				"%02x:%02x:%02x:%02x:%02x:%02x",
3466 				prop_val[0], prop_val[1], prop_val[2],
3467 				prop_val[3], prop_val[4], prop_val[5]));
3468 		}
3469 		ddi_prop_free(prop_val);
3470 	}
3471 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
3472 			"local-mac-address?", &prop_val,
3473 			&prop_len) == DDI_PROP_SUCCESS) {
3474 		if (strncmp("true", (caddr_t)prop_val, (size_t)prop_len) == 0) {
3475 			nxgep->ouraddr = nxgep->factaddr;
3476 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
3477 				"Using local MAC address"));
3478 		}
3479 		ddi_prop_free(prop_val);
3480 	} else {
3481 		nxgep->ouraddr = nxgep->factaddr;
3482 	}
3483 
3484 	if ((!nxgep->vpd_info.present) ||
3485 	    (nxge_is_valid_local_mac(nxgep->factaddr)))
3486 		goto got_mac_addr;
3487 
3488 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_get_mac_addr_properties: "
3489 	    "MAC address from properties is not valid...reading from PROM"));
3490 
3491 #endif
3492 	if (!nxgep->vpd_info.ver_valid) {
3493 		(void) nxge_espc_mac_addrs_get(nxgep);
3494 		if (!nxge_is_valid_local_mac(nxgep->factaddr)) {
3495 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Failed to get "
3496 			    "MAC address"));
3497 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "EEPROM version "
3498 			    "[%s] invalid...please update",
3499 			    nxgep->vpd_info.ver));
3500 			return (NXGE_ERROR);
3501 		}
3502 		nxgep->ouraddr = nxgep->factaddr;
3503 		goto got_mac_addr;
3504 	}
3505 	/*
3506 	 * First get the MAC address from the info in the VPD data read
3507 	 * from the EEPROM.
3508 	 */
3509 	nxge_espc_get_next_mac_addr(nxgep->vpd_info.mac_addr,
3510 	    nxgep->function_num, &nxgep->factaddr);
3511 
3512 	if (!nxge_is_valid_local_mac(nxgep->factaddr)) {
3513 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
3514 		    "nxge_get_mac_addr_properties: "
3515 		    "MAC address in EEPROM VPD data not valid"
3516 		    "...reading from NCR registers"));
3517 		(void) nxge_espc_mac_addrs_get(nxgep);
3518 		if (!nxge_is_valid_local_mac(nxgep->factaddr)) {
3519 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Failed to get "
3520 			    "MAC address"));
3521 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "EEPROM version "
3522 			    "[%s] invalid...please update",
3523 			    nxgep->vpd_info.ver));
3524 			return (NXGE_ERROR);
3525 		}
3526 	}
3527 
3528 	nxgep->ouraddr = nxgep->factaddr;
3529 
3530 got_mac_addr:
3531 	func_num = nxgep->function_num;
3532 
3533 	/*
3534 	 * Note: mac-addresses property is the list of mac addresses for a
3535 	 * port. NXGE_MAX_MMAC_ADDRS is the total number of MAC addresses
3536 	 * allocated for a board.
3537 	 */
3538 	nxgep->nxge_mmac_info.total_factory_macs = NXGE_MAX_MMAC_ADDRS;
3539 
3540 #if defined(_BIG_ENDIAN)
3541 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
3542 	    "mac-addresses", &prop_val, &prop_len) == DDI_PROP_SUCCESS) {
3543 		/*
3544 		 * XAUI may have up to 18 MACs, more than the XMAC can
3545 		 * use (1 unique MAC plus 16 alternate MACs)
3546 		 */
3547 		nxgep->nxge_mmac_info.num_factory_mmac =
3548 		    prop_len / ETHERADDRL - 1;
3549 		if (nxgep->nxge_mmac_info.num_factory_mmac >
3550 		    XMAC_MAX_ALT_ADDR_ENTRY) {
3551 			nxgep->nxge_mmac_info.num_factory_mmac =
3552 			    XMAC_MAX_ALT_ADDR_ENTRY;
3553 		}
3554 
3555 		for (i = 1; i <= nxgep->nxge_mmac_info.num_factory_mmac; i++) {
3556 			for (j = 0; j < ETHERADDRL; j++) {
3557 				nxgep->nxge_mmac_info.factory_mac_pool[i][j] =
3558 				    *(prop_val + (i * ETHERADDRL) + j);
3559 			}
3560 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
3561 			    "nxge_get_mac_addr_properties: Alt mac[%d] from "
3562 			    "mac-addresses property[%2x:%2x:%2x:%2x:%2x:%2x]",
3563 			    i, nxgep->nxge_mmac_info.factory_mac_pool[i][0],
3564 			    nxgep->nxge_mmac_info.factory_mac_pool[i][1],
3565 			    nxgep->nxge_mmac_info.factory_mac_pool[i][2],
3566 			    nxgep->nxge_mmac_info.factory_mac_pool[i][3],
3567 			    nxgep->nxge_mmac_info.factory_mac_pool[i][4],
3568 			    nxgep->nxge_mmac_info.factory_mac_pool[i][5]));
3569 		}
3570 
3571 		compute_macs = B_FALSE;
3572 		ddi_prop_free(prop_val);
3573 		goto got_mmac_info;
3574 	}
3575 #endif
3576 	/*
3577 	 * total_factory_macs = 32
3578 	 * num_factory_mmac = (32 >> (nports/2)) - 1
3579 	 * So if nports = 4, then num_factory_mmac =  7
3580 	 *    if nports = 2, then num_factory_mmac = 15
3581 	 */
3582 	nxgep->nxge_mmac_info.num_factory_mmac =
3583 	    ((nxgep->nxge_mmac_info.total_factory_macs >>
3584 	    (nxgep->nports >> 1))) - 1;
3585 
3586 got_mmac_info:
3587 
3588 	if ((nxgep->function_num < 2) &&
3589 	    (nxgep->nxge_mmac_info.num_factory_mmac >
3590 	    XMAC_MAX_ALT_ADDR_ENTRY)) {
3591 		nxgep->nxge_mmac_info.num_factory_mmac =
3592 		    XMAC_MAX_ALT_ADDR_ENTRY;
3593 	} else if ((nxgep->function_num > 1) &&
3594 	    (nxgep->nxge_mmac_info.num_factory_mmac >
3595 	    BMAC_MAX_ALT_ADDR_ENTRY)) {
3596 		nxgep->nxge_mmac_info.num_factory_mmac =
3597 		    BMAC_MAX_ALT_ADDR_ENTRY;
3598 	}
3599 
3600 	for (i = 0; i <= nxgep->nxge_mmac_info.num_mmac; i++) {
3601 		(void) npi_mac_altaddr_disable(nxgep->npi_handle,
3602 			NXGE_GET_PORT_NUM(func_num), i);
3603 	}
3604 
3605 	(void) nxge_init_mmac(nxgep, compute_macs);
3606 	return (NXGE_OK);
3607 }
3608 
3609 void
3610 nxge_get_xcvr_properties(p_nxge_t nxgep)
3611 {
3612 	uchar_t *prop_val;
3613 	uint_t prop_len;
3614 
3615 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_get_xcvr_properties"));
3616 
3617 	/*
3618 	 * Read the type of physical layer interface being used.
3619 	 */
3620 	nxgep->statsp->mac_stats.xcvr_inuse = INT_MII_XCVR;
3621 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
3622 			"phy-type", &prop_val, &prop_len) == DDI_PROP_SUCCESS) {
3623 		if (strncmp("pcs", (caddr_t)prop_val,
3624 				(size_t)prop_len) == 0) {
3625 			nxgep->statsp->mac_stats.xcvr_inuse = PCS_XCVR;
3626 		} else {
3627 			nxgep->statsp->mac_stats.xcvr_inuse = INT_MII_XCVR;
3628 		}
3629 		ddi_prop_free(prop_val);
3630 	} else if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
3631 			"phy-interface", &prop_val,
3632 			&prop_len) == DDI_PROP_SUCCESS) {
3633 		if (strncmp("pcs", (caddr_t)prop_val, (size_t)prop_len) == 0) {
3634 			nxgep->statsp->mac_stats.xcvr_inuse = PCS_XCVR;
3635 		} else {
3636 			nxgep->statsp->mac_stats.xcvr_inuse = INT_MII_XCVR;
3637 		}
3638 		ddi_prop_free(prop_val);
3639 	}
3640 }
3641 
3642 /*
3643  * Static functions start here.
3644  */
3645 
3646 static void
3647 nxge_ldgv_setup(p_nxge_ldg_t *ldgp, p_nxge_ldv_t *ldvp, uint8_t ldv,
3648 	uint8_t endldg, int *ngrps)
3649 {
3650 	NXGE_DEBUG_MSG((NULL, INT_CTL, "==> nxge_ldgv_setup"));
3651 	/* Assign the group number for each device. */
3652 	(*ldvp)->ldg_assigned = (*ldgp)->ldg;
3653 	(*ldvp)->ldgp = *ldgp;
3654 	(*ldvp)->ldv = ldv;
3655 
3656 	NXGE_DEBUG_MSG((NULL, INT_CTL, "==> nxge_ldgv_setup: "
3657 		"ldv %d endldg %d ldg %d, ldvp $%p",
3658 		ldv, endldg, (*ldgp)->ldg, (*ldgp)->ldvp));
3659 
3660 	(*ldgp)->nldvs++;
3661 	if ((*ldgp)->ldg == (endldg - 1)) {
3662 		if ((*ldgp)->ldvp == NULL) {
3663 			(*ldgp)->ldvp = *ldvp;
3664 			*ngrps += 1;
3665 			NXGE_DEBUG_MSG((NULL, INT_CTL,
3666 				"==> nxge_ldgv_setup: ngrps %d", *ngrps));
3667 		}
3668 		NXGE_DEBUG_MSG((NULL, INT_CTL,
3669 			"==> nxge_ldgv_setup: ldvp $%p ngrps %d",
3670 			*ldvp, *ngrps));
3671 		++*ldvp;
3672 	} else {
3673 		(*ldgp)->ldvp = *ldvp;
3674 		*ngrps += 1;
3675 		NXGE_DEBUG_MSG((NULL, INT_CTL, "==> nxge_ldgv_setup(done): "
3676 			"ldv %d endldg %d ldg %d, ldvp $%p",
3677 			ldv, endldg, (*ldgp)->ldg, (*ldgp)->ldvp));
3678 		(*ldvp) = ++*ldvp;
3679 		(*ldgp) = ++*ldgp;
3680 		NXGE_DEBUG_MSG((NULL, INT_CTL,
3681 			"==> nxge_ldgv_setup: new ngrps %d", *ngrps));
3682 	}
3683 
3684 	NXGE_DEBUG_MSG((NULL, INT_CTL, "==> nxge_ldgv_setup: "
3685 		"ldv %d ldvp $%p endldg %d ngrps %d",
3686 		ldv, ldvp, endldg, *ngrps));
3687 
3688 	NXGE_DEBUG_MSG((NULL, INT_CTL, "<== nxge_ldgv_setup"));
3689 }
3690 
3691 /*
3692  * Note: This function assumes the following distribution of mac
3693  * addresses among 4 ports in neptune:
3694  *
3695  *      -------------
3696  *    0|            |0 - local-mac-address for fn 0
3697  *      -------------
3698  *    1|            |1 - local-mac-address for fn 1
3699  *      -------------
3700  *    2|            |2 - local-mac-address for fn 2
3701  *      -------------
3702  *    3|            |3 - local-mac-address for fn 3
3703  *      -------------
3704  *     |            |4 - Start of alt. mac addr. for fn 0
3705  *     |            |
3706  *     |            |
3707  *     |            |10
3708  *     --------------
3709  *     |            |11 - Start of alt. mac addr. for fn 1
3710  *     |            |
3711  *     |            |
3712  *     |            |17
3713  *     --------------
3714  *     |            |18 - Start of alt. mac addr. for fn 2
3715  *     |            |
3716  *     |            |
3717  *     |            |24
3718  *     --------------
3719  *     |            |25 - Start of alt. mac addr. for fn 3
3720  *     |            |
3721  *     |            |
3722  *     |            |31
3723  *     --------------
3724  *
3725  * For N2/NIU the mac addresses is from XAUI card.
3726  *
3727  * When 'compute_addrs' is true, the alternate mac addresses are computed
3728  * using the unique mac address as base. Otherwise the alternate addresses
3729  * are assigned from the list read off the 'mac-addresses' property.
3730  */
3731 
3732 static void
3733 nxge_init_mmac(p_nxge_t nxgep, boolean_t compute_addrs)
3734 {
3735 	int slot;
3736 	uint8_t func_num;
3737 	uint16_t *base_mmac_addr;
3738 	uint32_t alt_mac_ls4b;
3739 	uint16_t *mmac_addr;
3740 	uint32_t base_mac_ls4b; /* least significant 4 bytes */
3741 	nxge_mmac_t *mmac_info;
3742 	npi_mac_addr_t mac_addr;
3743 
3744 	func_num = nxgep->function_num;
3745 	base_mmac_addr = (uint16_t *)&nxgep->factaddr;
3746 	mmac_info = (nxge_mmac_t *)&nxgep->nxge_mmac_info;
3747 
3748 	if (compute_addrs) {
3749 		base_mac_ls4b = ((uint32_t)base_mmac_addr[1]) << 16 |
3750 		    base_mmac_addr[2];
3751 
3752 		if (nxgep->niu_type == N2_NIU) {
3753 			/* ls4b of 1st altmac */
3754 			alt_mac_ls4b = base_mac_ls4b + 1;
3755 		} else {			/* Neptune */
3756 			alt_mac_ls4b = base_mac_ls4b +
3757 			    (nxgep->nports - func_num) +
3758 			    (func_num * (mmac_info->num_factory_mmac));
3759 		}
3760 	}
3761 
3762 	/* Set flags for unique MAC */
3763 	mmac_info->mac_pool[0].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR;
3764 
3765 	/* Clear flags of all alternate MAC slots */
3766 	for (slot = 1; slot <= mmac_info->num_mmac; slot++) {
3767 		if (slot <= mmac_info->num_factory_mmac)
3768 			mmac_info->mac_pool[slot].flags = MMAC_VENDOR_ADDR;
3769 		else
3770 			mmac_info->mac_pool[slot].flags = 0;
3771 	}
3772 
3773 	/* Generate and store factory alternate MACs */
3774 	for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) {
3775 		mmac_addr = (uint16_t *)&mmac_info->factory_mac_pool[slot];
3776 		if (compute_addrs) {
3777 			mmac_addr[0] = base_mmac_addr[0];
3778 			mac_addr.w2 = mmac_addr[0];
3779 
3780 			mmac_addr[1] = (alt_mac_ls4b >> 16) & 0x0FFFF;
3781 			mac_addr.w1 = mmac_addr[1];
3782 
3783 			mmac_addr[2] = alt_mac_ls4b & 0x0FFFF;
3784 			mac_addr.w0 = mmac_addr[2];
3785 
3786 			alt_mac_ls4b++;
3787 		} else {
3788 			mac_addr.w2 = mmac_addr[0];
3789 			mac_addr.w1 = mmac_addr[1];
3790 			mac_addr.w0 = mmac_addr[2];
3791 		}
3792 
3793 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
3794 		    "mac_pool_addr[%2x:%2x:%2x:%2x:%2x:%2x] npi_addr[%x%x%x]",
3795 		    mmac_info->factory_mac_pool[slot][0],
3796 		    mmac_info->factory_mac_pool[slot][1],
3797 		    mmac_info->factory_mac_pool[slot][2],
3798 		    mmac_info->factory_mac_pool[slot][3],
3799 		    mmac_info->factory_mac_pool[slot][4],
3800 		    mmac_info->factory_mac_pool[slot][5],
3801 		    mac_addr.w0, mac_addr.w1, mac_addr.w2));
3802 		/*
3803 		 * slot minus 1 because npi_mac_altaddr_entry expects 0
3804 		 * for the first alternate mac address.
3805 		 */
3806 		(void) npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET,
3807 			NXGE_GET_PORT_NUM(func_num), slot - 1, &mac_addr);
3808 	}
3809 	/* Initialize the first two parameters for mmac kstat */
3810 	nxgep->statsp->mmac_stats.mmac_max_cnt = mmac_info->num_mmac;
3811 	nxgep->statsp->mmac_stats.mmac_avail_cnt = mmac_info->num_mmac;
3812 }
3813