xref: /illumos-gate/usr/src/uts/intel/sys/x86_archext.h (revision 7af88ac71631ebf259c6c4c22a9f649ddff3e270)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
5ee88d2b9Skchow  * Common Development and Distribution License (the "License").
6ee88d2b9Skchow  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
227417cfdeSKuriakose Kuruvilla  * Copyright (c) 1995, 2010, Oracle and/or its affiliates. All rights reserved.
237c478bd9Sstevel@tonic-gate  */
24cef70d2cSBill Holler /*
2541afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Copyright (c) 2010, Intel Corporation.
26cef70d2cSBill Holler  * All rights reserved.
27cef70d2cSBill Holler  */
287c478bd9Sstevel@tonic-gate 
297c478bd9Sstevel@tonic-gate #ifndef _SYS_X86_ARCHEXT_H
307c478bd9Sstevel@tonic-gate #define	_SYS_X86_ARCHEXT_H
317c478bd9Sstevel@tonic-gate 
327c478bd9Sstevel@tonic-gate #if !defined(_ASM)
337c478bd9Sstevel@tonic-gate #include <sys/regset.h>
347c478bd9Sstevel@tonic-gate #include <sys/processor.h>
357c478bd9Sstevel@tonic-gate #include <vm/seg_enum.h>
367c478bd9Sstevel@tonic-gate #include <vm/page.h>
377c478bd9Sstevel@tonic-gate #endif	/* _ASM */
387c478bd9Sstevel@tonic-gate 
397c478bd9Sstevel@tonic-gate #ifdef	__cplusplus
407c478bd9Sstevel@tonic-gate extern "C" {
417c478bd9Sstevel@tonic-gate #endif
427c478bd9Sstevel@tonic-gate 
437c478bd9Sstevel@tonic-gate /*
447c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (standard function 1)
457c478bd9Sstevel@tonic-gate  */
467c478bd9Sstevel@tonic-gate 
477c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_FPU	0x00000001	/* x87 fpu present */
487c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_VME	0x00000002	/* virtual-8086 extension */
497c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_DE	0x00000004	/* debugging extensions */
507c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE	0x00000008	/* page size extension */
517c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_TSC	0x00000010	/* time stamp counter */
527c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
537c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAE	0x00000040	/* physical addr extension */
547c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCE	0x00000080	/* machine check exception */
557c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
567c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_APIC	0x00000200	/* local APIC */
577c478bd9Sstevel@tonic-gate 						/* 0x400 - reserved */
587c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SEP	0x00000800	/* sysenter and sysexit */
597c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MTRR	0x00001000	/* memory type range reg */
607c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PGE	0x00002000	/* page global enable */
617c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MCA	0x00004000	/* machine check arch */
627c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CMOV	0x00008000	/* conditional move insns */
637c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PAT	0x00010000	/* page attribute table */
647c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
657c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PSN	0x00040000	/* processor serial number */
667c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_CLFSH	0x00080000	/* clflush instruction */
677c478bd9Sstevel@tonic-gate 						/* 0x100000 - reserved */
687c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_DS	0x00200000	/* debug store exists */
697c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_ACPI	0x00400000	/* monitoring + clock ctrl */
707c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_MMX	0x00800000	/* MMX instructions */
717c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
727c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE	0x02000000	/* streaming SIMD extensions */
737c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SSE2	0x04000000	/* SSE extensions */
747c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_SS	0x08000000	/* self-snoop */
757c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_HTT	0x10000000	/* Hyper Thread Technology */
767c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_TM	0x20000000	/* thermal monitoring */
77ae115bc7Smrj #define	CPUID_INTC_EDX_IA64	0x40000000	/* Itanium emulating IA32 */
787c478bd9Sstevel@tonic-gate #define	CPUID_INTC_EDX_PBE	0x80000000	/* Pending Break Enable */
797c478bd9Sstevel@tonic-gate 
80ae115bc7Smrj #define	FMT_CPUID_INTC_EDX					\
81ae115bc7Smrj 	"\20"							\
82ae115bc7Smrj 	"\40pbe\37ia64\36tm\35htt\34ss\33sse2\32sse\31fxsr"	\
83ae115bc7Smrj 	"\30mmx\27acpi\26ds\24clfsh\23psn\22pse36\21pat"	\
84ae115bc7Smrj 	"\20cmov\17mca\16pge\15mtrr\14sep\12apic\11cx8"		\
857c478bd9Sstevel@tonic-gate 	"\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu"
867c478bd9Sstevel@tonic-gate 
877c478bd9Sstevel@tonic-gate /*
887c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %ecx (standard function 1)
897c478bd9Sstevel@tonic-gate  */
907c478bd9Sstevel@tonic-gate 
917c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_SSE3	0x00000001	/* Yet more SSE extensions */
92a50a8b93SKuriakose Kuruvilla #define	CPUID_INTC_ECX_PCLMULQDQ 0x00000002 	/* PCLMULQDQ insn */
937c478bd9Sstevel@tonic-gate 						/* 0x00000004 - reserved */
947c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_MON	0x00000008	/* MONITOR/MWAIT */
957c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_DSCPL	0x00000010	/* CPL-qualified debug store */
96ae115bc7Smrj #define	CPUID_INTC_ECX_VMX	0x00000020	/* Hardware VM extensions */
97ae115bc7Smrj #define	CPUID_INTC_ECX_SMX	0x00000040	/* Secure mode extensions */
987c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_EST	0x00000080	/* enhanced SpeedStep */
997c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_TM2	0x00000100	/* thermal monitoring */
100ae115bc7Smrj #define	CPUID_INTC_ECX_SSSE3	0x00000200	/* Supplemental SSE3 insns */
1017c478bd9Sstevel@tonic-gate #define	CPUID_INTC_ECX_CID	0x00000400	/* L1 context ID */
1027c478bd9Sstevel@tonic-gate 						/* 0x00000800 - reserved */
1037c478bd9Sstevel@tonic-gate 						/* 0x00001000 - reserved */
104ae115bc7Smrj #define	CPUID_INTC_ECX_CX16	0x00002000	/* cmpxchg16 */
105ae115bc7Smrj #define	CPUID_INTC_ECX_ETPRD	0x00004000	/* extended task pri messages */
106ae115bc7Smrj 						/* 0x00008000 - reserved */
107ae115bc7Smrj 						/* 0x00010000 - reserved */
108ae115bc7Smrj 						/* 0x00020000 - reserved */
109ae115bc7Smrj #define	CPUID_INTC_ECX_DCA	0x00040000	/* direct cache access */
110d0f8ff6eSkk #define	CPUID_INTC_ECX_SSE4_1	0x00080000	/* SSE4.1 insns */
111d0f8ff6eSkk #define	CPUID_INTC_ECX_SSE4_2	0x00100000	/* SSE4.2 insns */
1125087e485SKrishnendu Sadhukhan - Sun Microsystems #define	CPUID_INTC_ECX_MOVBE	0x00400000	/* MOVBE insn */
113f8801251Skk #define	CPUID_INTC_ECX_POPCNT	0x00800000	/* POPCNT insn */
114a50a8b93SKuriakose Kuruvilla #define	CPUID_INTC_ECX_AES	0x02000000	/* AES insns */
115*7af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_XSAVE	0x04000000	/* XSAVE/XRESTOR insns */
116*7af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_OSXSAVE	0x08000000	/* OS supports XSAVE insns */
117*7af88ac7SKuriakose Kuruvilla #define	CPUID_INTC_ECX_AVX	0x10000000	/* AVX supported */
118ae115bc7Smrj 
119ae115bc7Smrj #define	FMT_CPUID_INTC_ECX					\
120ae115bc7Smrj 	"\20"							\
121*7af88ac7SKuriakose Kuruvilla 	"\35avx\34osxsav\33xsave"				\
122a50a8b93SKuriakose Kuruvilla 	"\32aes"						\
1235087e485SKrishnendu Sadhukhan - Sun Microsystems 	"\30popcnt\27movbe\25sse4.2\24sse4.1\23dca"		\
124ae115bc7Smrj 	"\20\17etprd\16cx16\13cid\12ssse3\11tm2"		\
125a50a8b93SKuriakose Kuruvilla 	"\10est\7smx\6vmx\5dscpl\4mon\2pclmulqdq\1sse3"
1267c478bd9Sstevel@tonic-gate 
1277c478bd9Sstevel@tonic-gate /*
1287c478bd9Sstevel@tonic-gate  * cpuid instruction feature flags in %edx (extended function 0x80000001)
1297c478bd9Sstevel@tonic-gate  */
1307c478bd9Sstevel@tonic-gate 
1317c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_FPU	0x00000001	/* x87 fpu present */
1327c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_VME	0x00000002	/* virtual-8086 extension */
1337c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_DE	0x00000004	/* debugging extensions */
1347c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE	0x00000008	/* page size extensions */
1357c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_TSC	0x00000010	/* time stamp counter */
1367c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MSR	0x00000020	/* rdmsr and wrmsr */
1377c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PAE	0x00000040	/* physical addr extension */
1387c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCE	0x00000080	/* machine check exception */
1397c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_CX8	0x00000100	/* cmpxchg8b instruction */
1407c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_APIC	0x00000200	/* local APIC */
1417c478bd9Sstevel@tonic-gate 						/* 0x00000400 - sysc on K6m6 */
1427c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_SYSC	0x00000800	/* AMD: syscall and sysret */
1437c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MTRR	0x00001000	/* memory type and range reg */
1447c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PGE	0x00002000	/* page global enable */
1457c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MCA	0x00004000	/* machine check arch */
1467c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_CMOV	0x00008000	/* conditional move insns */
147ae115bc7Smrj #define	CPUID_AMD_EDX_PAT	0x00010000	/* K7: page attribute table */
148ae115bc7Smrj #define	CPUID_AMD_EDX_FCMOV	0x00010000	/* FCMOVcc etc. */
1497c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_PSE36	0x00020000	/* 36-bit pagesize extension */
1507c478bd9Sstevel@tonic-gate 				/* 0x00040000 - reserved */
1517c478bd9Sstevel@tonic-gate 				/* 0x00080000 - reserved */
1527c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_NX	0x00100000	/* AMD: no-execute page prot */
1537c478bd9Sstevel@tonic-gate 				/* 0x00200000 - reserved */
1547c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMXamd	0x00400000	/* AMD: MMX extensions */
1557c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_MMX	0x00800000	/* MMX instructions */
1567c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_FXSR	0x01000000	/* fxsave and fxrstor */
157ae115bc7Smrj #define	CPUID_AMD_EDX_FFXSR	0x02000000	/* fast fxsave/fxrstor */
15802bc52beSkchow #define	CPUID_AMD_EDX_1GPG	0x04000000	/* 1GB page */
159ae115bc7Smrj #define	CPUID_AMD_EDX_TSCP	0x08000000	/* rdtscp instruction */
1607c478bd9Sstevel@tonic-gate 				/* 0x10000000 - reserved */
1617c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_LM	0x20000000	/* AMD: long mode */
1627c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNowx	0x40000000	/* AMD: extensions to 3DNow! */
1637c478bd9Sstevel@tonic-gate #define	CPUID_AMD_EDX_3DNow	0x80000000	/* AMD: 3DNow! instructions */
1647c478bd9Sstevel@tonic-gate 
1657c478bd9Sstevel@tonic-gate #define	FMT_CPUID_AMD_EDX					\
1667c478bd9Sstevel@tonic-gate 	"\20"							\
167ae115bc7Smrj 	"\40a3d\37a3d+\36lm\34tscp\32ffxsr\31fxsr"		\
1687c478bd9Sstevel@tonic-gate 	"\30mmx\27mmxext\25nx\22pse\21pat"			\
1697c478bd9Sstevel@tonic-gate 	"\20cmov\17mca\16pge\15mtrr\14syscall\12apic\11cx8"	\
1707c478bd9Sstevel@tonic-gate 	"\10mce\7pae\6msr\5tsc\4pse\3de\2vme\1fpu"
1717c478bd9Sstevel@tonic-gate 
172ae115bc7Smrj #define	CPUID_AMD_ECX_AHF64	0x00000001	/* LAHF and SAHF in long mode */
173ae115bc7Smrj #define	CPUID_AMD_ECX_CMP_LGCY	0x00000002	/* AMD: multicore chip */
174ae115bc7Smrj #define	CPUID_AMD_ECX_SVM	0x00000004	/* AMD: secure VM */
175ae115bc7Smrj #define	CPUID_AMD_ECX_EAS	0x00000008	/* extended apic space */
176ae115bc7Smrj #define	CPUID_AMD_ECX_CR8D	0x00000010	/* AMD: 32-bit mov %cr8 */
177f8801251Skk #define	CPUID_AMD_ECX_LZCNT	0x00000020	/* AMD: LZCNT insn */
178f8801251Skk #define	CPUID_AMD_ECX_SSE4A	0x00000040	/* AMD: SSE4A insns */
179512cf780Skchow #define	CPUID_AMD_ECX_MAS	0x00000080	/* AMD: MisAlignSse mnode */
180512cf780Skchow #define	CPUID_AMD_ECX_3DNP	0x00000100	/* AMD: 3DNowPrefectch */
181512cf780Skchow #define	CPUID_AMD_ECX_OSVW	0x00000200	/* AMD: OSVW */
182512cf780Skchow #define	CPUID_AMD_ECX_IBS	0x00000400	/* AMD: IBS */
183512cf780Skchow #define	CPUID_AMD_ECX_SSE5	0x00000800	/* AMD: SSE5 */
184512cf780Skchow #define	CPUID_AMD_ECX_SKINIT	0x00001000	/* AMD: SKINIT */
185512cf780Skchow #define	CPUID_AMD_ECX_WDT	0x00002000	/* AMD: WDT */
1867c478bd9Sstevel@tonic-gate 
1877c478bd9Sstevel@tonic-gate #define	FMT_CPUID_AMD_ECX					\
1887c478bd9Sstevel@tonic-gate 	"\20"							\
189512cf780Skchow 	"\14wdt\13skinit\12sse5\11ibs\10osvw\93dnp\8mas"	\
190f8801251Skk 	"\7sse4a\6lzcnt\5cr8d\3svm\2lcmplgcy\1ahf64"
191ae115bc7Smrj 
192ae115bc7Smrj /*
193ae115bc7Smrj  * Intel now seems to have claimed part of the "extended" function
194ae115bc7Smrj  * space that we previously for non-Intel implementors to use.
195ae115bc7Smrj  * More excitingly still, they've claimed bit 20 to mean LAHF/SAHF
196ae115bc7Smrj  * is available in long mode i.e. what AMD indicate using bit 0.
197ae115bc7Smrj  * On the other hand, everything else is labelled as reserved.
198ae115bc7Smrj  */
199ae115bc7Smrj #define	CPUID_INTC_ECX_AHF64	0x00100000	/* LAHF and SAHF in long mode */
200ae115bc7Smrj 
2017c478bd9Sstevel@tonic-gate 
2027c478bd9Sstevel@tonic-gate #define	P5_MCHADDR	0x0
2037c478bd9Sstevel@tonic-gate #define	P5_CESR		0x11
2047c478bd9Sstevel@tonic-gate #define	P5_CTR0		0x12
2057c478bd9Sstevel@tonic-gate #define	P5_CTR1		0x13
2067c478bd9Sstevel@tonic-gate 
2077c478bd9Sstevel@tonic-gate #define	K5_MCHADDR	0x0
2087c478bd9Sstevel@tonic-gate #define	K5_MCHTYPE	0x01
2097c478bd9Sstevel@tonic-gate #define	K5_TSC		0x10
2107c478bd9Sstevel@tonic-gate #define	K5_TR12		0x12
2117c478bd9Sstevel@tonic-gate 
2121d03c31eSjohnlev #define	REG_PAT		0x277
2131d03c31eSjohnlev 
2147c478bd9Sstevel@tonic-gate #define	REG_MC0_CTL		0x400
2157c478bd9Sstevel@tonic-gate #define	REG_MC5_MISC		0x417
2167c478bd9Sstevel@tonic-gate #define	REG_PERFCTR0		0xc1
2177c478bd9Sstevel@tonic-gate #define	REG_PERFCTR1		0xc2
2187c478bd9Sstevel@tonic-gate 
2197c478bd9Sstevel@tonic-gate #define	REG_PERFEVNT0		0x186
2207c478bd9Sstevel@tonic-gate #define	REG_PERFEVNT1		0x187
2217c478bd9Sstevel@tonic-gate 
2227c478bd9Sstevel@tonic-gate #define	REG_TSC			0x10	/* timestamp counter */
2237c478bd9Sstevel@tonic-gate #define	REG_APIC_BASE_MSR	0x1b
224b6917abeSmishra #define	REG_X2APIC_BASE_MSR	0x800	/* The MSR address offset of x2APIC */
2257c478bd9Sstevel@tonic-gate 
226e774b42bSBill Holler #if !defined(__xpv)
227e774b42bSBill Holler /*
228e774b42bSBill Holler  * AMD C1E
229e774b42bSBill Holler  */
230e774b42bSBill Holler #define	MSR_AMD_INT_PENDING_CMP_HALT	0xC0010055
231e774b42bSBill Holler #define	AMD_ACTONCMPHALT_SHIFT	27
232e774b42bSBill Holler #define	AMD_ACTONCMPHALT_MASK	3
233e774b42bSBill Holler #endif
234e774b42bSBill Holler 
2357c478bd9Sstevel@tonic-gate #define	MSR_DEBUGCTL		0x1d9
2367c478bd9Sstevel@tonic-gate 
2377c478bd9Sstevel@tonic-gate #define	DEBUGCTL_LBR		0x01
2387c478bd9Sstevel@tonic-gate #define	DEBUGCTL_BTF		0x02
2397c478bd9Sstevel@tonic-gate 
2407c478bd9Sstevel@tonic-gate /* Intel P6, AMD */
2417c478bd9Sstevel@tonic-gate #define	MSR_LBR_FROM		0x1db
2427c478bd9Sstevel@tonic-gate #define	MSR_LBR_TO		0x1dc
2437c478bd9Sstevel@tonic-gate #define	MSR_LEX_FROM		0x1dd
2447c478bd9Sstevel@tonic-gate #define	MSR_LEX_TO		0x1de
2457c478bd9Sstevel@tonic-gate 
2467c478bd9Sstevel@tonic-gate /* Intel P4 (pre-Prescott, non P4 M) */
2477c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_TOS	0x1da
2487c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_0		0x1db
2497c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_1		0x1dc
2507c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_2		0x1dd
2517c478bd9Sstevel@tonic-gate #define	MSR_P4_LBSTK_3		0x1de
2527c478bd9Sstevel@tonic-gate 
2537c478bd9Sstevel@tonic-gate /* Intel Pentium M */
2547c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_TOS	0x1c9
2557c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_0		0x040
2567c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_1		0x041
2577c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_2		0x042
2587c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_3		0x043
2597c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_4		0x044
2607c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_5		0x045
2617c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_6		0x046
2627c478bd9Sstevel@tonic-gate #define	MSR_P6M_LBSTK_7		0x047
2637c478bd9Sstevel@tonic-gate 
2647c478bd9Sstevel@tonic-gate /* Intel P4 (Prescott) */
2657c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TOS	0x1da
2667c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_0	0x680
2677c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_1	0x681
2687c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_2	0x682
2697c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_3	0x683
2707c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_4	0x684
2717c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_5	0x685
2727c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_6	0x686
2737c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_7	0x687
2747c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_8 	0x688
2757c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_9	0x689
2767c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_10	0x68a
2777c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_11 	0x68b
2787c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_12	0x68c
2797c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_13	0x68d
2807c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_14	0x68e
2817c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_FROM_15	0x68f
2827c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_0	0x6c0
2837c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_1	0x6c1
2847c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_2	0x6c2
2857c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_3	0x6c3
2867c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_4	0x6c4
2877c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_5	0x6c5
2887c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_6	0x6c6
2897c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_7	0x6c7
2907c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_8	0x6c8
2917c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_9 	0x6c9
2927c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_10	0x6ca
2937c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_11	0x6cb
2947c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_12	0x6cc
2957c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_13	0x6cd
2967c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_14	0x6ce
2977c478bd9Sstevel@tonic-gate #define	MSR_PRP4_LBSTK_TO_15	0x6cf
2987c478bd9Sstevel@tonic-gate 
2997c478bd9Sstevel@tonic-gate #define	MCI_CTL_VALUE		0xffffffff
3007c478bd9Sstevel@tonic-gate 
3017c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_UC		0
3027c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WC		1
3037c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WT		4
3047c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WP		5
3057c478bd9Sstevel@tonic-gate #define	MTRR_TYPE_WB		6
3061d03c31eSjohnlev #define	MTRR_TYPE_UC_		7
3077c478bd9Sstevel@tonic-gate 
3087c478bd9Sstevel@tonic-gate /*
3091d03c31eSjohnlev  * For Solaris we set up the page attritubute table in the following way:
3101d03c31eSjohnlev  * PAT0	Write-Back
3117c478bd9Sstevel@tonic-gate  * PAT1	Write-Through
3121d03c31eSjohnlev  * PAT2	Unchacheable-
3137c478bd9Sstevel@tonic-gate  * PAT3	Uncacheable
3141d03c31eSjohnlev  * PAT4 Write-Back
3151d03c31eSjohnlev  * PAT5	Write-Through
3167c478bd9Sstevel@tonic-gate  * PAT6	Write-Combine
3177c478bd9Sstevel@tonic-gate  * PAT7 Uncacheable
3181d03c31eSjohnlev  * The only difference from h/w default is entry 6.
3197c478bd9Sstevel@tonic-gate  */
3201d03c31eSjohnlev #define	PAT_DEFAULT_ATTRIBUTE			\
3211d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WB |		\
3221d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WT << 8) |		\
3231d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC_ << 16) |	\
3241d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC << 24) |	\
3251d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WB << 32) |	\
3261d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WT << 40) |	\
3271d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_WC << 48) |	\
3281d03c31eSjohnlev 	((uint64_t)MTRR_TYPE_UC << 56))
3297c478bd9Sstevel@tonic-gate 
3307417cfdeSKuriakose Kuruvilla #define	X86FSET_LARGEPAGE	0
3317417cfdeSKuriakose Kuruvilla #define	X86FSET_TSC		1
3327417cfdeSKuriakose Kuruvilla #define	X86FSET_MSR		2
3337417cfdeSKuriakose Kuruvilla #define	X86FSET_MTRR		3
3347417cfdeSKuriakose Kuruvilla #define	X86FSET_PGE		4
3357417cfdeSKuriakose Kuruvilla #define	X86FSET_DE		5
3367417cfdeSKuriakose Kuruvilla #define	X86FSET_CMOV		6
3377417cfdeSKuriakose Kuruvilla #define	X86FSET_MMX 		7
3387417cfdeSKuriakose Kuruvilla #define	X86FSET_MCA		8
3397417cfdeSKuriakose Kuruvilla #define	X86FSET_PAE		9
3407417cfdeSKuriakose Kuruvilla #define	X86FSET_CX8		10
3417417cfdeSKuriakose Kuruvilla #define	X86FSET_PAT		11
3427417cfdeSKuriakose Kuruvilla #define	X86FSET_SEP		12
3437417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE		13
3447417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE2		14
3457417cfdeSKuriakose Kuruvilla #define	X86FSET_HTT		15
3467417cfdeSKuriakose Kuruvilla #define	X86FSET_ASYSC		16
3477417cfdeSKuriakose Kuruvilla #define	X86FSET_NX		17
3487417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE3		18
3497417cfdeSKuriakose Kuruvilla #define	X86FSET_CX16		19
3507417cfdeSKuriakose Kuruvilla #define	X86FSET_CMP		20
3517417cfdeSKuriakose Kuruvilla #define	X86FSET_TSCP		21
3527417cfdeSKuriakose Kuruvilla #define	X86FSET_MWAIT		22
3537417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4A		23
3547417cfdeSKuriakose Kuruvilla #define	X86FSET_CPUID		24
3557417cfdeSKuriakose Kuruvilla #define	X86FSET_SSSE3		25
3567417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4_1		26
3577417cfdeSKuriakose Kuruvilla #define	X86FSET_SSE4_2		27
3587417cfdeSKuriakose Kuruvilla #define	X86FSET_1GPG		28
3597417cfdeSKuriakose Kuruvilla #define	X86FSET_CLFSH		29
3607417cfdeSKuriakose Kuruvilla #define	X86FSET_64		30
3617417cfdeSKuriakose Kuruvilla #define	X86FSET_AES		31
3627417cfdeSKuriakose Kuruvilla #define	X86FSET_PCLMULQDQ	32
363*7af88ac7SKuriakose Kuruvilla #define	X86FSET_XSAVE		33
364*7af88ac7SKuriakose Kuruvilla #define	X86FSET_AVX		34
3657c478bd9Sstevel@tonic-gate 
366247dbb3dSsudheer /*
367247dbb3dSsudheer  * flags to patch tsc_read routine.
368247dbb3dSsudheer  */
369247dbb3dSsudheer #define	X86_NO_TSC		0x0
370247dbb3dSsudheer #define	X86_HAVE_TSCP		0x1
371247dbb3dSsudheer #define	X86_TSC_MFENCE		0x2
37215363b27Ssudheer #define	X86_TSC_LFENCE		0x4
373247dbb3dSsudheer 
3740e751525SEric Saxe /*
3750e751525SEric Saxe  * Intel Deep C-State invariant TSC in leaf 0x80000007.
3760e751525SEric Saxe  */
3770e751525SEric Saxe #define	CPUID_TSC_CSTATE_INVARIANCE	(0x100)
3780e751525SEric Saxe 
379cef70d2cSBill Holler /*
380cef70d2cSBill Holler  * Intel Deep C-state always-running local APIC timer
381cef70d2cSBill Holler  */
382cef70d2cSBill Holler #define	CPUID_CSTATE_ARAT	(0x4)
383cef70d2cSBill Holler 
384f21ed392Saubrey.li@intel.com /*
385f21ed392Saubrey.li@intel.com  * Intel ENERGY_PERF_BIAS MSR indicated by feature bit CPUID.6.ECX[3].
386f21ed392Saubrey.li@intel.com  */
387f21ed392Saubrey.li@intel.com #define	CPUID_EPB_SUPPORT	(1 << 3)
388f21ed392Saubrey.li@intel.com 
38941afdfa7SKrishnendu Sadhukhan - Sun Microsystems /*
39041afdfa7SKrishnendu Sadhukhan - Sun Microsystems  * Intel TSC deadline timer
39141afdfa7SKrishnendu Sadhukhan - Sun Microsystems  */
39241afdfa7SKrishnendu Sadhukhan - Sun Microsystems #define	CPUID_DEADLINE_TSC	(1 << 24)
39341afdfa7SKrishnendu Sadhukhan - Sun Microsystems 
3947c478bd9Sstevel@tonic-gate /*
3957c478bd9Sstevel@tonic-gate  * x86_type is a legacy concept; this is supplanted
3967417cfdeSKuriakose Kuruvilla  * for most purposes by x86_featureset; modern CPUs
3977c478bd9Sstevel@tonic-gate  * should be X86_TYPE_OTHER
3987c478bd9Sstevel@tonic-gate  */
3997c478bd9Sstevel@tonic-gate #define	X86_TYPE_OTHER		0
4007c478bd9Sstevel@tonic-gate #define	X86_TYPE_486		1
4017c478bd9Sstevel@tonic-gate #define	X86_TYPE_P5		2
4027c478bd9Sstevel@tonic-gate #define	X86_TYPE_P6		3
4037c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_486	4
4047c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86L	5
4057c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86	6
4067c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_GXm	7
4077c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_6x86MX	8
4087c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MediaGX	9
4097c478bd9Sstevel@tonic-gate #define	X86_TYPE_CYRIX_MII	10
4107c478bd9Sstevel@tonic-gate #define	X86_TYPE_VIA_CYRIX_III	11
4117c478bd9Sstevel@tonic-gate #define	X86_TYPE_P4		12
4127c478bd9Sstevel@tonic-gate 
4137c478bd9Sstevel@tonic-gate /*
4147c478bd9Sstevel@tonic-gate  * x86_vendor allows us to select between
4157c478bd9Sstevel@tonic-gate  * implementation features and helps guide
4167c478bd9Sstevel@tonic-gate  * the interpretation of the cpuid instruction.
4177c478bd9Sstevel@tonic-gate  */
418e4b86885SCheng Sean Ye #define	X86_VENDOR_Intel	0
419e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Intel	"GenuineIntel"
420e4b86885SCheng Sean Ye 
421e4b86885SCheng Sean Ye #define	X86_VENDOR_IntelClone	1
422e4b86885SCheng Sean Ye 
423e4b86885SCheng Sean Ye #define	X86_VENDOR_AMD		2
424e4b86885SCheng Sean Ye #define	X86_VENDORSTR_AMD	"AuthenticAMD"
425e4b86885SCheng Sean Ye 
426e4b86885SCheng Sean Ye #define	X86_VENDOR_Cyrix	3
427e4b86885SCheng Sean Ye #define	X86_VENDORSTR_CYRIX	"CyrixInstead"
428e4b86885SCheng Sean Ye 
429e4b86885SCheng Sean Ye #define	X86_VENDOR_UMC		4
430e4b86885SCheng Sean Ye #define	X86_VENDORSTR_UMC	"UMC UMC UMC "
431e4b86885SCheng Sean Ye 
432e4b86885SCheng Sean Ye #define	X86_VENDOR_NexGen	5
433e4b86885SCheng Sean Ye #define	X86_VENDORSTR_NexGen	"NexGenDriven"
434e4b86885SCheng Sean Ye 
435e4b86885SCheng Sean Ye #define	X86_VENDOR_Centaur	6
436e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Centaur	"CentaurHauls"
437e4b86885SCheng Sean Ye 
438e4b86885SCheng Sean Ye #define	X86_VENDOR_Rise		7
439e4b86885SCheng Sean Ye #define	X86_VENDORSTR_Rise	"RiseRiseRise"
440e4b86885SCheng Sean Ye 
441e4b86885SCheng Sean Ye #define	X86_VENDOR_SiS		8
442e4b86885SCheng Sean Ye #define	X86_VENDORSTR_SiS	"SiS SiS SiS "
443e4b86885SCheng Sean Ye 
444e4b86885SCheng Sean Ye #define	X86_VENDOR_TM		9
445e4b86885SCheng Sean Ye #define	X86_VENDORSTR_TM	"GenuineTMx86"
446e4b86885SCheng Sean Ye 
447e4b86885SCheng Sean Ye #define	X86_VENDOR_NSC		10
448e4b86885SCheng Sean Ye #define	X86_VENDORSTR_NSC	"Geode by NSC"
449e4b86885SCheng Sean Ye 
450e4b86885SCheng Sean Ye /*
451e4b86885SCheng Sean Ye  * Vendor string max len + \0
452e4b86885SCheng Sean Ye  */
453e4b86885SCheng Sean Ye #define	X86_VENDOR_STRLEN	13
4547aec1d6eScindi 
4558a40a695Sgavinm /*
4568a40a695Sgavinm  * Some vendor/family/model/stepping ranges are commonly grouped under
4578a40a695Sgavinm  * a single identifying banner by the vendor.  The following encode
4588a40a695Sgavinm  * that "revision" in a uint32_t with the 8 most significant bits
4598a40a695Sgavinm  * identifying the vendor with X86_VENDOR_*, the next 8 identifying the
4608a40a695Sgavinm  * family, and the remaining 16 typically forming a bitmask of revisions
4618a40a695Sgavinm  * within that family with more significant bits indicating "later" revisions.
4628a40a695Sgavinm  */
4638a40a695Sgavinm 
4648a40a695Sgavinm #define	_X86_CHIPREV_VENDOR_MASK	0xff000000u
4658a40a695Sgavinm #define	_X86_CHIPREV_VENDOR_SHIFT	24
4668a40a695Sgavinm #define	_X86_CHIPREV_FAMILY_MASK	0x00ff0000u
4678a40a695Sgavinm #define	_X86_CHIPREV_FAMILY_SHIFT	16
4688a40a695Sgavinm #define	_X86_CHIPREV_REV_MASK		0x0000ffffu
4698a40a695Sgavinm 
4708a40a695Sgavinm #define	_X86_CHIPREV_VENDOR(x) \
4718a40a695Sgavinm 	(((x) & _X86_CHIPREV_VENDOR_MASK) >> _X86_CHIPREV_VENDOR_SHIFT)
4728a40a695Sgavinm #define	_X86_CHIPREV_FAMILY(x) \
4738a40a695Sgavinm 	(((x) & _X86_CHIPREV_FAMILY_MASK) >> _X86_CHIPREV_FAMILY_SHIFT)
4748a40a695Sgavinm #define	_X86_CHIPREV_REV(x) \
4758a40a695Sgavinm 	((x) & _X86_CHIPREV_REV_MASK)
4768a40a695Sgavinm 
4778a40a695Sgavinm /* True if x matches in vendor and family and if x matches the given rev mask */
4788a40a695Sgavinm #define	X86_CHIPREV_MATCH(x, mask) \
4798a40a695Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(mask) && \
4808a40a695Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(mask) && \
4818a40a695Sgavinm 	((_X86_CHIPREV_REV(x) & _X86_CHIPREV_REV(mask)) != 0))
4828a40a695Sgavinm 
4832c8230b0SSrihari Venkatesan /* True if x matches in vendor and family, and rev is at least minx */
4848a40a695Sgavinm #define	X86_CHIPREV_ATLEAST(x, minx) \
4858a40a695Sgavinm 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
4868a40a695Sgavinm 	_X86_CHIPREV_FAMILY(x) == _X86_CHIPREV_FAMILY(minx) && \
4878a40a695Sgavinm 	_X86_CHIPREV_REV(x) >= _X86_CHIPREV_REV(minx))
4888a40a695Sgavinm 
4898a40a695Sgavinm #define	_X86_CHIPREV_MKREV(vendor, family, rev) \
4908a40a695Sgavinm 	((uint32_t)(vendor) << _X86_CHIPREV_VENDOR_SHIFT | \
4918a40a695Sgavinm 	(family) << _X86_CHIPREV_FAMILY_SHIFT | (rev))
4928a40a695Sgavinm 
4932c8230b0SSrihari Venkatesan /* True if x matches in vendor, and family is at least minx */
4942c8230b0SSrihari Venkatesan #define	X86_CHIPFAM_ATLEAST(x, minx) \
4952c8230b0SSrihari Venkatesan 	(_X86_CHIPREV_VENDOR(x) == _X86_CHIPREV_VENDOR(minx) && \
4962c8230b0SSrihari Venkatesan 	_X86_CHIPREV_FAMILY(x) >= _X86_CHIPREV_FAMILY(minx))
4972c8230b0SSrihari Venkatesan 
4988a40a695Sgavinm /* Revision default */
4998a40a695Sgavinm #define	X86_CHIPREV_UNKNOWN	0x0
5008a40a695Sgavinm 
5018a40a695Sgavinm /*
50220c794b3Sgavinm  * Definitions for AMD Family 0xf. Minor revisions C0 and CG are
50320c794b3Sgavinm  * sufficiently different that we will distinguish them; in all other
5048a40a695Sgavinm  * case we will identify the major revision.
5058a40a695Sgavinm  */
5068a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_B _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0001)
5078a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_C0 _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0002)
5088a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_CG _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0004)
5098a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_D _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0008)
5108a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_E _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0010)
5118a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_F _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0020)
5128a40a695Sgavinm #define	X86_CHIPREV_AMD_F_REV_G _X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0xf, 0x0040)
51320c794b3Sgavinm 
51420c794b3Sgavinm /*
51520c794b3Sgavinm  * Definitions for AMD Family 0x10.  Rev A was Engineering Samples only.
51620c794b3Sgavinm  */
51720c794b3Sgavinm #define	X86_CHIPREV_AMD_10_REV_A \
51831725658Sksadhukh 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0001)
51920c794b3Sgavinm #define	X86_CHIPREV_AMD_10_REV_B \
52020c794b3Sgavinm 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0002)
52164452efdSKit Chow #define	X86_CHIPREV_AMD_10_REV_C \
52264452efdSKit Chow 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0004)
52389e921d5SKuriakose Kuruvilla #define	X86_CHIPREV_AMD_10_REV_D \
52489e921d5SKuriakose Kuruvilla 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x10, 0x0008)
52589e921d5SKuriakose Kuruvilla 
52689e921d5SKuriakose Kuruvilla /*
52789e921d5SKuriakose Kuruvilla  * Definitions for AMD Family 0x11.
52889e921d5SKuriakose Kuruvilla  */
52989e921d5SKuriakose Kuruvilla #define	X86_CHIPREV_AMD_11 \
530a24e89c4SKuriakose Kuruvilla 	_X86_CHIPREV_MKREV(X86_VENDOR_AMD, 0x11, 0x0001)
53189e921d5SKuriakose Kuruvilla 
5328a40a695Sgavinm 
5338a40a695Sgavinm /*
5348a40a695Sgavinm  * Various socket/package types, extended as the need to distinguish
5358a40a695Sgavinm  * a new type arises.  The top 8 byte identfies the vendor and the
5368a40a695Sgavinm  * remaining 24 bits describe 24 socket types.
5378a40a695Sgavinm  */
5388a40a695Sgavinm 
5398a40a695Sgavinm #define	_X86_SOCKET_VENDOR_SHIFT	24
5408a40a695Sgavinm #define	_X86_SOCKET_VENDOR(x)	((x) >> _X86_SOCKET_VENDOR_SHIFT)
5418a40a695Sgavinm #define	_X86_SOCKET_TYPE_MASK	0x00ffffff
5428a40a695Sgavinm #define	_X86_SOCKET_TYPE(x)		((x) & _X86_SOCKET_TYPE_MASK)
5438a40a695Sgavinm 
5448a40a695Sgavinm #define	_X86_SOCKET_MKVAL(vendor, bitval) \
5458a40a695Sgavinm 	((uint32_t)(vendor) << _X86_SOCKET_VENDOR_SHIFT | (bitval))
5468a40a695Sgavinm 
5478a40a695Sgavinm #define	X86_SOCKET_MATCH(s, mask) \
5488a40a695Sgavinm 	(_X86_SOCKET_VENDOR(s) == _X86_SOCKET_VENDOR(mask) && \
549a24e89c4SKuriakose Kuruvilla 	(_X86_SOCKET_TYPE(s) & _X86_SOCKET_TYPE(mask)) != 0)
5508a40a695Sgavinm 
5518a40a695Sgavinm #define	X86_SOCKET_UNKNOWN 0x0
5528a40a695Sgavinm 	/*
5538a40a695Sgavinm 	 * AMD socket types
5548a40a695Sgavinm 	 */
5558a40a695Sgavinm #define	X86_SOCKET_754		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000001)
5568a40a695Sgavinm #define	X86_SOCKET_939		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000002)
5578a40a695Sgavinm #define	X86_SOCKET_940		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000004)
5588a40a695Sgavinm #define	X86_SOCKET_S1g1		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000008)
5598a40a695Sgavinm #define	X86_SOCKET_AM2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000010)
5608a40a695Sgavinm #define	X86_SOCKET_F1207	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000020)
561a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_S1g2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000040)
562a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_S1g3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000080)
563a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000100)
564a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM2R2	_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000200)
565a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_AM3		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000400)
566a24e89c4SKuriakose Kuruvilla #define	X86_SOCKET_G34		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x000800)
567bd15239eSSrihari Venkatesan #define	X86_SOCKET_ASB2		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x001000)
568bd15239eSSrihari Venkatesan #define	X86_SOCKET_C32		_X86_SOCKET_MKVAL(X86_VENDOR_AMD, 0x002000)
5698a40a695Sgavinm 
570*7af88ac7SKuriakose Kuruvilla /*
571*7af88ac7SKuriakose Kuruvilla  * xgetbv/xsetbv support
572*7af88ac7SKuriakose Kuruvilla  */
573*7af88ac7SKuriakose Kuruvilla 
574*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_ENABLED_MASK	0x0
575*7af88ac7SKuriakose Kuruvilla /*
576*7af88ac7SKuriakose Kuruvilla  * XFEATURE_ENABLED_MASK values (eax)
577*7af88ac7SKuriakose Kuruvilla  */
578*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_LEGACY_FP	0x1
579*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_SSE		0x2
580*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_AVX		0x4
581*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_MAX		XFEATURE_AVX
582*7af88ac7SKuriakose Kuruvilla #define	XFEATURE_FP_ALL		(XFEATURE_LEGACY_FP|XFEATURE_SSE|XFEATURE_AVX)
583*7af88ac7SKuriakose Kuruvilla 
5847c478bd9Sstevel@tonic-gate #if !defined(_ASM)
5857c478bd9Sstevel@tonic-gate 
5867c478bd9Sstevel@tonic-gate #if defined(_KERNEL) || defined(_KMEMUSER)
5877c478bd9Sstevel@tonic-gate 
5887417cfdeSKuriakose Kuruvilla extern void *x86_featureset;
5897417cfdeSKuriakose Kuruvilla 
5907417cfdeSKuriakose Kuruvilla extern void free_x86_featureset(void *featureset);
5917417cfdeSKuriakose Kuruvilla extern boolean_t is_x86_feature(void *featureset, uint_t feature);
5927417cfdeSKuriakose Kuruvilla extern void add_x86_feature(void *featureset, uint_t feature);
5937417cfdeSKuriakose Kuruvilla extern void remove_x86_feature(void *featureset, uint_t feature);
5947417cfdeSKuriakose Kuruvilla extern boolean_t compare_x86_featureset(void *setA, void *setB);
5957417cfdeSKuriakose Kuruvilla extern void print_x86_featureset(void *featureset);
5967417cfdeSKuriakose Kuruvilla 
5977417cfdeSKuriakose Kuruvilla 
5987c478bd9Sstevel@tonic-gate extern uint_t x86_type;
5997c478bd9Sstevel@tonic-gate extern uint_t x86_vendor;
60086c1f4dcSVikram Hegde extern uint_t x86_clflush_size;
6017c478bd9Sstevel@tonic-gate 
6027c478bd9Sstevel@tonic-gate extern uint_t pentiumpro_bug4046376;
6037c478bd9Sstevel@tonic-gate extern uint_t pentiumpro_bug4064495;
6047c478bd9Sstevel@tonic-gate 
6057c478bd9Sstevel@tonic-gate extern uint_t enable486;
6067c478bd9Sstevel@tonic-gate 
6077c478bd9Sstevel@tonic-gate extern const char CyrixInstead[];
6087c478bd9Sstevel@tonic-gate 
6097c478bd9Sstevel@tonic-gate #endif
6107c478bd9Sstevel@tonic-gate 
6117c478bd9Sstevel@tonic-gate #if defined(_KERNEL)
6127c478bd9Sstevel@tonic-gate 
6138949bcd6Sandrei /*
6148949bcd6Sandrei  * This structure is used to pass arguments and get return values back
6158949bcd6Sandrei  * from the CPUID instruction in __cpuid_insn() routine.
6168949bcd6Sandrei  */
6178949bcd6Sandrei struct cpuid_regs {
6188949bcd6Sandrei 	uint32_t	cp_eax;
6198949bcd6Sandrei 	uint32_t	cp_ebx;
6208949bcd6Sandrei 	uint32_t	cp_ecx;
6218949bcd6Sandrei 	uint32_t	cp_edx;
6228949bcd6Sandrei };
6237c478bd9Sstevel@tonic-gate 
624*7af88ac7SKuriakose Kuruvilla /*
625*7af88ac7SKuriakose Kuruvilla  * Utility functions to get/set extended control registers (XCR)
626*7af88ac7SKuriakose Kuruvilla  * Initial use is to get/set the contents of the XFEATURE_ENABLED_MASK.
627*7af88ac7SKuriakose Kuruvilla  */
628*7af88ac7SKuriakose Kuruvilla extern uint64_t get_xcr(uint_t);
629*7af88ac7SKuriakose Kuruvilla extern void set_xcr(uint_t, uint64_t);
630*7af88ac7SKuriakose Kuruvilla 
6310ac7d7d8Skucharsk extern uint64_t rdmsr(uint_t);
6320ac7d7d8Skucharsk extern void wrmsr(uint_t, const uint64_t);
633ee88d2b9Skchow extern uint64_t xrdmsr(uint_t);
634ee88d2b9Skchow extern void xwrmsr(uint_t, const uint64_t);
635ae115bc7Smrj extern int checked_rdmsr(uint_t, uint64_t *);
636ae115bc7Smrj extern int checked_wrmsr(uint_t, uint64_t);
637ae115bc7Smrj 
6387c478bd9Sstevel@tonic-gate extern void invalidate_cache(void);
6397c478bd9Sstevel@tonic-gate extern ulong_t getcr4(void);
6407c478bd9Sstevel@tonic-gate extern void setcr4(ulong_t);
641ae115bc7Smrj 
6427c478bd9Sstevel@tonic-gate extern void mtrr_sync(void);
6437c478bd9Sstevel@tonic-gate 
6447c478bd9Sstevel@tonic-gate extern void cpu_fast_syscall_enable(void *);
6457c478bd9Sstevel@tonic-gate extern void cpu_fast_syscall_disable(void *);
6467c478bd9Sstevel@tonic-gate 
6477c478bd9Sstevel@tonic-gate struct cpu;
6487c478bd9Sstevel@tonic-gate 
6497c478bd9Sstevel@tonic-gate extern int cpuid_checkpass(struct cpu *, int);
6508949bcd6Sandrei extern uint32_t cpuid_insn(struct cpu *, struct cpuid_regs *);
6518949bcd6Sandrei extern uint32_t __cpuid_insn(struct cpuid_regs *);
6527c478bd9Sstevel@tonic-gate extern int cpuid_getbrandstr(struct cpu *, char *, size_t);
6537c478bd9Sstevel@tonic-gate extern int cpuid_getidstr(struct cpu *, char *, size_t);
6547c478bd9Sstevel@tonic-gate extern const char *cpuid_getvendorstr(struct cpu *);
6557c478bd9Sstevel@tonic-gate extern uint_t cpuid_getvendor(struct cpu *);
6567c478bd9Sstevel@tonic-gate extern uint_t cpuid_getfamily(struct cpu *);
6577c478bd9Sstevel@tonic-gate extern uint_t cpuid_getmodel(struct cpu *);
6587c478bd9Sstevel@tonic-gate extern uint_t cpuid_getstep(struct cpu *);
6592449e17fSsherrym extern uint_t cpuid_getsig(struct cpu *);
6607c478bd9Sstevel@tonic-gate extern uint_t cpuid_get_ncpu_per_chip(struct cpu *);
6618949bcd6Sandrei extern uint_t cpuid_get_ncore_per_chip(struct cpu *);
662d129bde2Sesaxe extern uint_t cpuid_get_ncpu_sharing_last_cache(struct cpu *);
663d129bde2Sesaxe extern id_t cpuid_get_last_lvl_cacheid(struct cpu *);
664fb2f18f8Sesaxe extern int cpuid_get_chipid(struct cpu *);
665fb2f18f8Sesaxe extern id_t cpuid_get_coreid(struct cpu *);
66610569901Sgavinm extern int cpuid_get_pkgcoreid(struct cpu *);
667fb2f18f8Sesaxe extern int cpuid_get_clogid(struct cpu *);
668b885580bSAlexander Kolbasov extern int cpuid_get_cacheid(struct cpu *);
669fa96bd91SMichael Corcoran extern uint32_t cpuid_get_apicid(struct cpu *);
6708031591dSSrihari Venkatesan extern uint_t cpuid_get_procnodeid(struct cpu *cpu);
6718031591dSSrihari Venkatesan extern uint_t cpuid_get_procnodes_per_pkg(struct cpu *cpu);
6728949bcd6Sandrei extern int cpuid_is_cmt(struct cpu *);
6737c478bd9Sstevel@tonic-gate extern int cpuid_syscall32_insn(struct cpu *);
6747c478bd9Sstevel@tonic-gate extern int getl2cacheinfo(struct cpu *, int *, int *, int *);
6758a40a695Sgavinm 
6768a40a695Sgavinm extern uint32_t cpuid_getchiprev(struct cpu *);
6778a40a695Sgavinm extern const char *cpuid_getchiprevstr(struct cpu *);
6788a40a695Sgavinm extern uint32_t cpuid_getsockettype(struct cpu *);
67989e921d5SKuriakose Kuruvilla extern const char *cpuid_getsocketstr(struct cpu *);
6807c478bd9Sstevel@tonic-gate 
6812ef50f01SJoe Bonasera extern int cpuid_have_cr8access(struct cpu *);
6822ef50f01SJoe Bonasera 
6837c478bd9Sstevel@tonic-gate extern int cpuid_opteron_erratum(struct cpu *, uint_t);
6847c478bd9Sstevel@tonic-gate 
6857c478bd9Sstevel@tonic-gate struct cpuid_info;
6867c478bd9Sstevel@tonic-gate 
6877c478bd9Sstevel@tonic-gate extern void setx86isalist(void);
688ae115bc7Smrj extern void cpuid_alloc_space(struct cpu *);
689ae115bc7Smrj extern void cpuid_free_space(struct cpu *);
6907417cfdeSKuriakose Kuruvilla extern void *cpuid_pass1(struct cpu *);
6917c478bd9Sstevel@tonic-gate extern void cpuid_pass2(struct cpu *);
6927c478bd9Sstevel@tonic-gate extern void cpuid_pass3(struct cpu *);
6937c478bd9Sstevel@tonic-gate extern uint_t cpuid_pass4(struct cpu *);
694fa96bd91SMichael Corcoran extern void cpuid_set_cpu_properties(void *, processorid_t,
695fa96bd91SMichael Corcoran     struct cpuid_info *);
6967c478bd9Sstevel@tonic-gate 
6977c478bd9Sstevel@tonic-gate extern void cpuid_get_addrsize(struct cpu *, uint_t *, uint_t *);
6987c478bd9Sstevel@tonic-gate extern uint_t cpuid_get_dtlb_nent(struct cpu *, size_t);
699843e1988Sjohnlev 
700843e1988Sjohnlev #if !defined(__xpv)
7015b8a6efeSbholler extern uint32_t *cpuid_mwait_alloc(struct cpu *);
7025b8a6efeSbholler extern void cpuid_mwait_free(struct cpu *);
7030e751525SEric Saxe extern int cpuid_deep_cstates_supported(void);
704cef70d2cSBill Holler extern int cpuid_arat_supported(void);
705f21ed392Saubrey.li@intel.com extern int cpuid_iepb_supported(struct cpu *);
70641afdfa7SKrishnendu Sadhukhan - Sun Microsystems extern int cpuid_deadline_tsc_supported(void);
7077997e108SSurya Prakki extern int vmware_platform(void);
708843e1988Sjohnlev #endif
7097c478bd9Sstevel@tonic-gate 
7102449e17fSsherrym struct cpu_ucode_info;
7112449e17fSsherrym 
7122449e17fSsherrym extern void ucode_alloc_space(struct cpu *);
7132449e17fSsherrym extern void ucode_free_space(struct cpu *);
7142449e17fSsherrym extern void ucode_check(struct cpu *);
715adc586deSMark Johnson extern void ucode_cleanup();
7162449e17fSsherrym 
717247dbb3dSsudheer #if !defined(__xpv)
718247dbb3dSsudheer extern	char _tsc_mfence_start;
719247dbb3dSsudheer extern	char _tsc_mfence_end;
720247dbb3dSsudheer extern	char _tscp_start;
721247dbb3dSsudheer extern	char _tscp_end;
722247dbb3dSsudheer extern	char _no_rdtsc_start;
723247dbb3dSsudheer extern	char _no_rdtsc_end;
72415363b27Ssudheer extern	char _tsc_lfence_start;
72515363b27Ssudheer extern	char _tsc_lfence_end;
726247dbb3dSsudheer #endif
727247dbb3dSsudheer 
72822cc0e45SBill Holler #if !defined(__xpv)
72922cc0e45SBill Holler extern	char bcopy_patch_start;
73022cc0e45SBill Holler extern	char bcopy_patch_end;
73122cc0e45SBill Holler extern	char bcopy_ck_size;
73222cc0e45SBill Holler #endif
73322cc0e45SBill Holler 
734e774b42bSBill Holler extern void post_startup_cpu_fixups(void);
735e774b42bSBill Holler 
7367c478bd9Sstevel@tonic-gate extern uint_t workaround_errata(struct cpu *);
7377c478bd9Sstevel@tonic-gate 
7387c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_93)
7397c478bd9Sstevel@tonic-gate extern int opteron_erratum_93;
7407c478bd9Sstevel@tonic-gate #endif
7417c478bd9Sstevel@tonic-gate 
7427c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_91)
7437c478bd9Sstevel@tonic-gate extern int opteron_erratum_91;
7447c478bd9Sstevel@tonic-gate #endif
7457c478bd9Sstevel@tonic-gate 
7467c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_100)
7477c478bd9Sstevel@tonic-gate extern int opteron_erratum_100;
7487c478bd9Sstevel@tonic-gate #endif
7497c478bd9Sstevel@tonic-gate 
7507c478bd9Sstevel@tonic-gate #if defined(OPTERON_ERRATUM_121)
7517c478bd9Sstevel@tonic-gate extern int opteron_erratum_121;
7527c478bd9Sstevel@tonic-gate #endif
7537c478bd9Sstevel@tonic-gate 
754ee88d2b9Skchow #if defined(OPTERON_WORKAROUND_6323525)
755ee88d2b9Skchow extern int opteron_workaround_6323525;
756ee88d2b9Skchow extern void patch_workaround_6323525(void);
757ee88d2b9Skchow #endif
758ee88d2b9Skchow 
759b9bfdccdSStuart Maybee extern int get_hwenv(void);
760b9bfdccdSStuart Maybee extern int is_controldom(void);
761b9bfdccdSStuart Maybee 
762*7af88ac7SKuriakose Kuruvilla extern void xsave_setup_msr(struct cpu *);
763*7af88ac7SKuriakose Kuruvilla 
764b9bfdccdSStuart Maybee /*
765b9bfdccdSStuart Maybee  * Defined hardware environments
766b9bfdccdSStuart Maybee  */
767b9bfdccdSStuart Maybee #define	HW_NATIVE	0x00	/* Running on bare metal */
768b9bfdccdSStuart Maybee #define	HW_XEN_PV	0x01	/* Running on Xen Hypervisor paravirutualized */
769b9bfdccdSStuart Maybee #define	HW_XEN_HVM	0x02	/* Running on Xen hypervisor HVM */
770b9bfdccdSStuart Maybee #define	HW_VMWARE	0x03	/* Running on VMware hypervisor */
771b9bfdccdSStuart Maybee 
7727c478bd9Sstevel@tonic-gate #endif	/* _KERNEL */
7737c478bd9Sstevel@tonic-gate 
7747c478bd9Sstevel@tonic-gate #endif
7757c478bd9Sstevel@tonic-gate 
7767c478bd9Sstevel@tonic-gate #ifdef	__cplusplus
7777c478bd9Sstevel@tonic-gate }
7787c478bd9Sstevel@tonic-gate #endif
7797c478bd9Sstevel@tonic-gate 
7807c478bd9Sstevel@tonic-gate #endif	/* _SYS_X86_ARCHEXT_H */
781