xref: /illumos-gate/usr/src/uts/intel/io/pci/pci_boot.c (revision 1c21d439)
17c478bd9Sstevel@tonic-gate /*
27c478bd9Sstevel@tonic-gate  * CDDL HEADER START
37c478bd9Sstevel@tonic-gate  *
47c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
575bcd456Sjg  * Common Development and Distribution License (the "License").
675bcd456Sjg  * You may not use this file except in compliance with the License.
77c478bd9Sstevel@tonic-gate  *
87c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
97c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
107c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
117c478bd9Sstevel@tonic-gate  * and limitations under the License.
127c478bd9Sstevel@tonic-gate  *
137c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
147c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
157c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
167c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
177c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
187c478bd9Sstevel@tonic-gate  *
197c478bd9Sstevel@tonic-gate  * CDDL HEADER END
207c478bd9Sstevel@tonic-gate  */
217c478bd9Sstevel@tonic-gate /*
2256f33205SJonathan Adams  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
237c478bd9Sstevel@tonic-gate  * Use is subject to license terms.
247c478bd9Sstevel@tonic-gate  */
257c478bd9Sstevel@tonic-gate 
267c478bd9Sstevel@tonic-gate #include <sys/types.h>
277c478bd9Sstevel@tonic-gate #include <sys/stat.h>
28ffa17327SGuoli Shu #include <sys/sysmacros.h>
297c478bd9Sstevel@tonic-gate #include <sys/sunndi.h>
307c478bd9Sstevel@tonic-gate #include <sys/pci.h>
317c478bd9Sstevel@tonic-gate #include <sys/pci_impl.h>
32c0da6274SZhi-Jun Robin Fu #include <sys/pcie_impl.h>
337c478bd9Sstevel@tonic-gate #include <sys/memlist.h>
347c478bd9Sstevel@tonic-gate #include <sys/bootconf.h>
3570025d76Sjohnny #include <io/pci/mps_table.h>
36c0da6274SZhi-Jun Robin Fu #include <sys/pci_cfgacc.h>
37c88420b3Sdmick #include <sys/pci_cfgspace.h>
38c88420b3Sdmick #include <sys/pci_cfgspace_impl.h>
39c88420b3Sdmick #include <sys/psw.h>
4009f67678Sanish #include "../../../../common/pci/pci_strings.h"
41c8589f13Ssethg #include <sys/apic.h>
428a5a0d1eSanish #include <io/pciex/pcie_nvidia.h>
4326947304SEvan Yan #include <sys/hotplug/pci/pciehpc_acpi.h>
4425145214Smyers #include <sys/acpi/acpi.h>
4525145214Smyers #include <sys/acpica.h>
4686c1f4dcSVikram Hegde #include <sys/intel_iommu.h>
4794f1124eSVikram Hegde #include <sys/iommulib.h>
4800dfdf4aSDana Myers #include <sys/devcache.h>
49c0da6274SZhi-Jun Robin Fu #include <sys/pci_cfgacc_x86.h>
507c478bd9Sstevel@tonic-gate 
517c478bd9Sstevel@tonic-gate #define	pci_getb	(*pci_getb_func)
527c478bd9Sstevel@tonic-gate #define	pci_getw	(*pci_getw_func)
537c478bd9Sstevel@tonic-gate #define	pci_getl	(*pci_getl_func)
547c478bd9Sstevel@tonic-gate #define	pci_putb	(*pci_putb_func)
557c478bd9Sstevel@tonic-gate #define	pci_putw	(*pci_putw_func)
567c478bd9Sstevel@tonic-gate #define	pci_putl	(*pci_putl_func)
577c478bd9Sstevel@tonic-gate #define	dcmn_err	if (pci_boot_debug) cmn_err
587c478bd9Sstevel@tonic-gate 
597c478bd9Sstevel@tonic-gate #define	CONFIG_INFO	0
607c478bd9Sstevel@tonic-gate #define	CONFIG_UPDATE	1
617c478bd9Sstevel@tonic-gate #define	CONFIG_NEW	2
62bd87be88Ssethg #define	CONFIG_FIX	3
6370025d76Sjohnny #define	COMPAT_BUFSIZE	512
647c478bd9Sstevel@tonic-gate 
6505f867c3Sgs #define	PPB_IO_ALIGNMENT	0x1000		/* 4K aligned */
6605f867c3Sgs #define	PPB_MEM_ALIGNMENT	0x100000	/* 1M aligned */
67ffa17327SGuoli Shu /* round down to nearest power of two */
68ffa17327SGuoli Shu #define	P2LE(align)					\
69ffa17327SGuoli Shu 	{						\
70ffa17327SGuoli Shu 		int i = 0;				\
71ffa17327SGuoli Shu 		while (align >>= 1)			\
72ffa17327SGuoli Shu 			i ++;				\
73ffa17327SGuoli Shu 		align = 1 << i;				\
74ffa17327SGuoli Shu 	}						\
7505f867c3Sgs 
762f283da5SDan Mick /* for is_vga and list_is_vga_only */
772f283da5SDan Mick 
782f283da5SDan Mick enum io_mem {
792f283da5SDan Mick 	IO,
802f283da5SDan Mick 	MEM
812f283da5SDan Mick };
822f283da5SDan Mick 
83bd87be88Ssethg /* See AMD-8111 Datasheet Rev 3.03, Page 149: */
84bd87be88Ssethg #define	LPC_IO_CONTROL_REG_1	0x40
85bd87be88Ssethg #define	AMD8111_ENABLENMI	(uint8_t)0x80
86bd87be88Ssethg #define	DEVID_AMD8111_LPC	0x7468
87bd87be88Ssethg 
88bd87be88Ssethg struct pci_fixundo {
89bd87be88Ssethg 	uint8_t			bus;
90bd87be88Ssethg 	uint8_t			dev;
91bd87be88Ssethg 	uint8_t			fn;
92bd87be88Ssethg 	void			(*undofn)(uint8_t, uint8_t, uint8_t);
93bd87be88Ssethg 	struct pci_fixundo	*next;
94bd87be88Ssethg };
95bd87be88Ssethg 
9605f867c3Sgs struct pci_devfunc {
9705f867c3Sgs 	struct pci_devfunc *next;
9805f867c3Sgs 	dev_info_t *dip;
9905f867c3Sgs 	uchar_t dev;
10005f867c3Sgs 	uchar_t func;
10105f867c3Sgs 	boolean_t reprogram;	/* this device needs to be reprogrammed */
10205f867c3Sgs };
10305f867c3Sgs 
10478323854SJudy Chen extern int pseudo_isa;
10547310cedSDana Myers extern int pci_bios_maxbus;
1067c478bd9Sstevel@tonic-gate static uchar_t max_dev_pci = 32;	/* PCI standard */
1077c478bd9Sstevel@tonic-gate int pci_boot_debug = 0;
1087c478bd9Sstevel@tonic-gate extern struct memlist *find_bus_res(int, int);
109bd87be88Ssethg static struct pci_fixundo *undolist = NULL;
11005f867c3Sgs static int num_root_bus = 0;	/* count of root buses */
1118fc7923fSDana Myers extern volatile int acpi_resource_discovery;
112c0da6274SZhi-Jun Robin Fu extern uint64_t mcfg_mem_base;
113c0da6274SZhi-Jun Robin Fu extern void pci_cfgacc_add_workaround(uint16_t, uchar_t, uchar_t);
114c0da6274SZhi-Jun Robin Fu extern dev_info_t *pcie_get_rc_dip(dev_info_t *);
1157c478bd9Sstevel@tonic-gate 
1167c478bd9Sstevel@tonic-gate /*
1177c478bd9Sstevel@tonic-gate  * Module prototypes
1187c478bd9Sstevel@tonic-gate  */
1197c478bd9Sstevel@tonic-gate static void enumerate_bus_devs(uchar_t bus, int config_op);
1207c478bd9Sstevel@tonic-gate static void create_root_bus_dip(uchar_t bus);
12105f867c3Sgs static void process_devfunc(uchar_t, uchar_t, uchar_t, uchar_t,
1227c478bd9Sstevel@tonic-gate     ushort_t, int);
1237c478bd9Sstevel@tonic-gate static void add_compatible(dev_info_t *, ushort_t, ushort_t,
12470025d76Sjohnny     ushort_t, ushort_t, uchar_t, uint_t, int);
1257c478bd9Sstevel@tonic-gate static int add_reg_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int, int);
12649fbdd30SErwin T Tsaur static void add_ppb_props(dev_info_t *, uchar_t, uchar_t, uchar_t, int,
12749fbdd30SErwin T Tsaur     ushort_t);
1287c478bd9Sstevel@tonic-gate static void add_model_prop(dev_info_t *, uint_t);
1297c478bd9Sstevel@tonic-gate static void add_bus_range_prop(int);
130b1f176e8Sjg static void add_bus_slot_names_prop(int);
1318fc7923fSDana Myers static void add_ranges_prop(int, int);
1327c478bd9Sstevel@tonic-gate static void add_bus_available_prop(int);
13349fbdd30SErwin T Tsaur static int get_pci_cap(uchar_t bus, uchar_t dev, uchar_t func, uint8_t cap_id);
13405f867c3Sgs static void fix_ppb_res(uchar_t, boolean_t);
135f55ce205Sszhou static void alloc_res_array();
136c8589f13Ssethg static void create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
137c8589f13Ssethg     ushort_t deviceid);
138d57b3b3dSprasad static void pciex_slot_names_prop(dev_info_t *, ushort_t);
1398fc7923fSDana Myers static void populate_bus_res(uchar_t bus);
1408fc7923fSDana Myers static void memlist_remove_list(struct memlist **list,
1418fc7923fSDana Myers     struct memlist *remove_list);
142c0da6274SZhi-Jun Robin Fu static boolean_t is_pcie_platform(void);
143c0da6274SZhi-Jun Robin Fu static void ck804_fix_aer_ptr(dev_info_t *, pcie_req_id_t);
1447c478bd9Sstevel@tonic-gate 
14500dfdf4aSDana Myers static void pci_scan_bbn(void);
14600dfdf4aSDana Myers static int pci_unitaddr_cache_valid(void);
14700dfdf4aSDana Myers static int pci_bus_unitaddr(int);
14800dfdf4aSDana Myers static void pci_unitaddr_cache_create(void);
14900dfdf4aSDana Myers 
15000dfdf4aSDana Myers static int pci_cache_unpack_nvlist(nvf_handle_t, nvlist_t *, char *);
15100dfdf4aSDana Myers static int pci_cache_pack_nvlist(nvf_handle_t, nvlist_t **);
15200dfdf4aSDana Myers static void pci_cache_free_list(nvf_handle_t);
15300dfdf4aSDana Myers 
15475bcd456Sjg extern int pci_slot_names_prop(int, char *, int);
15575bcd456Sjg 
156ee8c1d4aSdm /* set non-zero to force PCI peer-bus renumbering */
15725145214Smyers int pci_bus_always_renumber = 0;
15825145214Smyers 
1591d6b7b34SJudy Chen /*
1601d6b7b34SJudy Chen  * used to register ISA resource usage which must not be made
1611d6b7b34SJudy Chen  * "available" from other PCI node' resource maps
1621d6b7b34SJudy Chen  */
1631d6b7b34SJudy Chen static struct {
1642f283da5SDan Mick 	struct memlist *io_used;
1652f283da5SDan Mick 	struct memlist *mem_used;
1661d6b7b34SJudy Chen } isa_res;
1671d6b7b34SJudy Chen 
16800dfdf4aSDana Myers /*
16900dfdf4aSDana Myers  * PCI unit-address cache management
17000dfdf4aSDana Myers  */
17100dfdf4aSDana Myers static nvf_ops_t pci_unitaddr_cache_ops = {
17200dfdf4aSDana Myers 	"/etc/devices/pci_unitaddr_persistent",	/* path to cache */
17300dfdf4aSDana Myers 	pci_cache_unpack_nvlist,		/* read in nvlist form */
17400dfdf4aSDana Myers 	pci_cache_pack_nvlist,			/* convert to nvlist form */
17500dfdf4aSDana Myers 	pci_cache_free_list,			/* free data list */
17600dfdf4aSDana Myers 	NULL					/* write complete callback */
17700dfdf4aSDana Myers };
17800dfdf4aSDana Myers 
17900dfdf4aSDana Myers typedef struct {
18000dfdf4aSDana Myers 	list_node_t	pua_nodes;
18100dfdf4aSDana Myers 	int		pua_index;
18200dfdf4aSDana Myers 	int		pua_addr;
18300dfdf4aSDana Myers } pua_node_t;
18400dfdf4aSDana Myers 
18500dfdf4aSDana Myers nvf_handle_t	puafd_handle;
18600dfdf4aSDana Myers int		pua_cache_valid = 0;
18700dfdf4aSDana Myers 
18800dfdf4aSDana Myers 
18900dfdf4aSDana Myers /*ARGSUSED*/
19000dfdf4aSDana Myers static ACPI_STATUS
19100dfdf4aSDana Myers pci_process_acpi_device(ACPI_HANDLE hdl, UINT32 level, void *ctx, void **rv)
19200dfdf4aSDana Myers {
19300dfdf4aSDana Myers 	ACPI_BUFFER	rb;
19400dfdf4aSDana Myers 	ACPI_OBJECT	ro;
19500dfdf4aSDana Myers 	ACPI_DEVICE_INFO *adi;
196fbe8965dSDana Myers 	int		busnum;
19700dfdf4aSDana Myers 
19800dfdf4aSDana Myers 	/*
19900dfdf4aSDana Myers 	 * Use AcpiGetObjectInfo() to find the device _HID
20000dfdf4aSDana Myers 	 * If not a PCI root-bus, ignore this device and continue
20100dfdf4aSDana Myers 	 * the walk
20200dfdf4aSDana Myers 	 */
20357190917SDana Myers 	if (ACPI_FAILURE(AcpiGetObjectInfo(hdl, &adi)))
20400dfdf4aSDana Myers 		return (AE_OK);
20500dfdf4aSDana Myers 
20600dfdf4aSDana Myers 	if (!(adi->Valid & ACPI_VALID_HID)) {
20700dfdf4aSDana Myers 		AcpiOsFree(adi);
20800dfdf4aSDana Myers 		return (AE_OK);
20900dfdf4aSDana Myers 	}
21000dfdf4aSDana Myers 
21157190917SDana Myers 	if (strncmp(adi->HardwareId.String, PCI_ROOT_HID_STRING,
21200dfdf4aSDana Myers 	    sizeof (PCI_ROOT_HID_STRING)) &&
21357190917SDana Myers 	    strncmp(adi->HardwareId.String, PCI_EXPRESS_ROOT_HID_STRING,
21400dfdf4aSDana Myers 	    sizeof (PCI_EXPRESS_ROOT_HID_STRING))) {
21500dfdf4aSDana Myers 		AcpiOsFree(adi);
21600dfdf4aSDana Myers 		return (AE_OK);
21700dfdf4aSDana Myers 	}
21800dfdf4aSDana Myers 
21900dfdf4aSDana Myers 	AcpiOsFree(adi);
22000dfdf4aSDana Myers 
22100dfdf4aSDana Myers 	/*
22200dfdf4aSDana Myers 	 * XXX: ancient Big Bear broken _BBN will result in two
22300dfdf4aSDana Myers 	 * bus 0 _BBNs being found, so we need to handle duplicate
22400dfdf4aSDana Myers 	 * bus 0 gracefully.  However, broken _BBN does not
22500dfdf4aSDana Myers 	 * hide a childless root-bridge so no need to work-around it
22600dfdf4aSDana Myers 	 * here
22700dfdf4aSDana Myers 	 */
22800dfdf4aSDana Myers 	rb.Pointer = &ro;
22900dfdf4aSDana Myers 	rb.Length = sizeof (ro);
23000dfdf4aSDana Myers 	if (ACPI_SUCCESS(AcpiEvaluateObjectTyped(hdl, "_BBN",
23100dfdf4aSDana Myers 	    NULL, &rb, ACPI_TYPE_INTEGER))) {
232fbe8965dSDana Myers 		busnum = ro.Integer.Value;
233fbe8965dSDana Myers 
234fbe8965dSDana Myers 		/*
235fbe8965dSDana Myers 		 * Ignore invalid _BBN return values here (rather
236fbe8965dSDana Myers 		 * than panic) and emit a warning; something else
237fbe8965dSDana Myers 		 * may suffer failure as a result of the broken BIOS.
238fbe8965dSDana Myers 		 */
239fbe8965dSDana Myers 		if ((busnum < 0) || (busnum > pci_bios_maxbus)) {
240*1c21d439SDana Myers 			dcmn_err(CE_NOTE,
241fbe8965dSDana Myers 			    "pci_process_acpi_device: invalid _BBN 0x%x\n",
242fbe8965dSDana Myers 			    busnum);
243fbe8965dSDana Myers 			return (AE_CTRL_DEPTH);
244fbe8965dSDana Myers 		}
245fbe8965dSDana Myers 
246fbe8965dSDana Myers 		/* PCI with valid _BBN */
247fbe8965dSDana Myers 		if (pci_bus_res[busnum].par_bus == (uchar_t)-1 &&
248fbe8965dSDana Myers 		    pci_bus_res[busnum].dip == NULL)
249fbe8965dSDana Myers 			create_root_bus_dip((uchar_t)busnum);
25000dfdf4aSDana Myers 		return (AE_CTRL_DEPTH);
25100dfdf4aSDana Myers 	}
25200dfdf4aSDana Myers 
25300dfdf4aSDana Myers 	/* PCI and no _BBN, continue walk */
25400dfdf4aSDana Myers 	return (AE_OK);
25500dfdf4aSDana Myers }
25600dfdf4aSDana Myers 
25700dfdf4aSDana Myers /*
25800dfdf4aSDana Myers  * Scan the ACPI namespace for all top-level instances of _BBN
25900dfdf4aSDana Myers  * in order to discover childless root-bridges (which enumeration
26000dfdf4aSDana Myers  * may not find; root-bridges are inferred by the existence of
26100dfdf4aSDana Myers  * children).  This scan should find all root-bridges that have
26200dfdf4aSDana Myers  * been enumerated, and any childless root-bridges not enumerated.
26300dfdf4aSDana Myers  * Root-bridge for bus 0 may not have a _BBN object.
26400dfdf4aSDana Myers  */
26500dfdf4aSDana Myers static void
26600dfdf4aSDana Myers pci_scan_bbn()
26700dfdf4aSDana Myers {
26800dfdf4aSDana Myers 	void *rv;
26900dfdf4aSDana Myers 
27000dfdf4aSDana Myers 	(void) AcpiGetDevices(NULL, pci_process_acpi_device, NULL, &rv);
27100dfdf4aSDana Myers }
27200dfdf4aSDana Myers 
27300dfdf4aSDana Myers static void
27400dfdf4aSDana Myers pci_unitaddr_cache_init(void)
27500dfdf4aSDana Myers {
27600dfdf4aSDana Myers 
27700dfdf4aSDana Myers 	puafd_handle = nvf_register_file(&pci_unitaddr_cache_ops);
27800dfdf4aSDana Myers 	ASSERT(puafd_handle);
27900dfdf4aSDana Myers 
28000dfdf4aSDana Myers 	list_create(nvf_list(puafd_handle), sizeof (pua_node_t),
28100dfdf4aSDana Myers 	    offsetof(pua_node_t, pua_nodes));
28200dfdf4aSDana Myers 
28300dfdf4aSDana Myers 	rw_enter(nvf_lock(puafd_handle), RW_WRITER);
28400dfdf4aSDana Myers 	(void) nvf_read_file(puafd_handle);
28500dfdf4aSDana Myers 	rw_exit(nvf_lock(puafd_handle));
28600dfdf4aSDana Myers }
28700dfdf4aSDana Myers 
28800dfdf4aSDana Myers /*
28900dfdf4aSDana Myers  * Format of /etc/devices/pci_unitaddr_persistent:
29000dfdf4aSDana Myers  *
29100dfdf4aSDana Myers  * The persistent record of unit-address assignments contains
29200dfdf4aSDana Myers  * a list of name/value pairs, where name is a string representation
29300dfdf4aSDana Myers  * of the "index value" of the PCI root-bus and the value is
29400dfdf4aSDana Myers  * the assigned unit-address.
29500dfdf4aSDana Myers  *
29600dfdf4aSDana Myers  * The "index value" is simply the zero-based index of the PCI
29700dfdf4aSDana Myers  * root-buses ordered by physical bus number; first PCI bus is 0,
29800dfdf4aSDana Myers  * second is 1, and so on.
29900dfdf4aSDana Myers  */
30000dfdf4aSDana Myers 
301e07545cfSDana Myers /*ARGSUSED*/
30200dfdf4aSDana Myers static int
30300dfdf4aSDana Myers pci_cache_unpack_nvlist(nvf_handle_t hdl, nvlist_t *nvl, char *name)
30400dfdf4aSDana Myers {
30500dfdf4aSDana Myers 	long		index;
30600dfdf4aSDana Myers 	int32_t		value;
30700dfdf4aSDana Myers 	nvpair_t	*np;
30800dfdf4aSDana Myers 	pua_node_t	*node;
30900dfdf4aSDana Myers 
31000dfdf4aSDana Myers 	np = NULL;
31100dfdf4aSDana Myers 	while ((np = nvlist_next_nvpair(nvl, np)) != NULL) {
31200dfdf4aSDana Myers 		/* name of nvpair is index value */
31300dfdf4aSDana Myers 		if (ddi_strtol(nvpair_name(np), NULL, 10, &index) != 0)
31400dfdf4aSDana Myers 			continue;
31500dfdf4aSDana Myers 
31600dfdf4aSDana Myers 		if (nvpair_value_int32(np, &value) != 0)
31700dfdf4aSDana Myers 			continue;
31800dfdf4aSDana Myers 
31900dfdf4aSDana Myers 		node = kmem_zalloc(sizeof (pua_node_t), KM_SLEEP);
32000dfdf4aSDana Myers 		node->pua_index = index;
32100dfdf4aSDana Myers 		node->pua_addr = value;
32200dfdf4aSDana Myers 		list_insert_tail(nvf_list(hdl), node);
32300dfdf4aSDana Myers 	}
32400dfdf4aSDana Myers 
32500dfdf4aSDana Myers 	pua_cache_valid = 1;
32600dfdf4aSDana Myers 	return (DDI_SUCCESS);
32700dfdf4aSDana Myers }
32800dfdf4aSDana Myers 
32900dfdf4aSDana Myers static int
33000dfdf4aSDana Myers pci_cache_pack_nvlist(nvf_handle_t hdl, nvlist_t **ret_nvl)
33100dfdf4aSDana Myers {
33200dfdf4aSDana Myers 	int		rval;
33300dfdf4aSDana Myers 	nvlist_t	*nvl, *sub_nvl;
33400dfdf4aSDana Myers 	list_t		*listp;
33500dfdf4aSDana Myers 	pua_node_t	*pua;
33600dfdf4aSDana Myers 	char		buf[13];
33700dfdf4aSDana Myers 
33800dfdf4aSDana Myers 	ASSERT(RW_WRITE_HELD(nvf_lock(hdl)));
33900dfdf4aSDana Myers 
34000dfdf4aSDana Myers 	rval = nvlist_alloc(&nvl, NV_UNIQUE_NAME, KM_SLEEP);
34100dfdf4aSDana Myers 	if (rval != DDI_SUCCESS) {
34200dfdf4aSDana Myers 		nvf_error("%s: nvlist alloc error %d\n",
34300dfdf4aSDana Myers 		    nvf_cache_name(hdl), rval);
34400dfdf4aSDana Myers 		return (DDI_FAILURE);
34500dfdf4aSDana Myers 	}
34600dfdf4aSDana Myers 
34700dfdf4aSDana Myers 	sub_nvl = NULL;
34800dfdf4aSDana Myers 	rval = nvlist_alloc(&sub_nvl, NV_UNIQUE_NAME, KM_SLEEP);
34900dfdf4aSDana Myers 	if (rval != DDI_SUCCESS)
35000dfdf4aSDana Myers 		goto error;
35100dfdf4aSDana Myers 
35200dfdf4aSDana Myers 	listp = nvf_list(hdl);
35300dfdf4aSDana Myers 	for (pua = list_head(listp); pua != NULL;
35400dfdf4aSDana Myers 	    pua = list_next(listp, pua)) {
355e07545cfSDana Myers 		(void) snprintf(buf, sizeof (buf), "%d", pua->pua_index);
35600dfdf4aSDana Myers 		rval = nvlist_add_int32(sub_nvl, buf, pua->pua_addr);
35700dfdf4aSDana Myers 		if (rval != DDI_SUCCESS)
35800dfdf4aSDana Myers 			goto error;
35900dfdf4aSDana Myers 	}
36000dfdf4aSDana Myers 
36100dfdf4aSDana Myers 	rval = nvlist_add_nvlist(nvl, "table", sub_nvl);
36200dfdf4aSDana Myers 	if (rval != DDI_SUCCESS)
36300dfdf4aSDana Myers 		goto error;
36400dfdf4aSDana Myers 	nvlist_free(sub_nvl);
36500dfdf4aSDana Myers 
36600dfdf4aSDana Myers 	*ret_nvl = nvl;
36700dfdf4aSDana Myers 	return (DDI_SUCCESS);
36800dfdf4aSDana Myers 
36900dfdf4aSDana Myers error:
37000dfdf4aSDana Myers 	if (sub_nvl)
37100dfdf4aSDana Myers 		nvlist_free(sub_nvl);
37200dfdf4aSDana Myers 	ASSERT(nvl);
37300dfdf4aSDana Myers 	nvlist_free(nvl);
37400dfdf4aSDana Myers 	*ret_nvl = NULL;
37500dfdf4aSDana Myers 	return (DDI_FAILURE);
37600dfdf4aSDana Myers }
37700dfdf4aSDana Myers 
37800dfdf4aSDana Myers static void
37900dfdf4aSDana Myers pci_cache_free_list(nvf_handle_t hdl)
38000dfdf4aSDana Myers {
38100dfdf4aSDana Myers 	list_t		*listp;
38200dfdf4aSDana Myers 	pua_node_t	*pua;
38300dfdf4aSDana Myers 
38400dfdf4aSDana Myers 	ASSERT(RW_WRITE_HELD(nvf_lock(hdl)));
38500dfdf4aSDana Myers 
38600dfdf4aSDana Myers 	listp = nvf_list(hdl);
38700dfdf4aSDana Myers 	for (pua = list_head(listp); pua != NULL;
38800dfdf4aSDana Myers 	    pua = list_next(listp, pua)) {
38900dfdf4aSDana Myers 		list_remove(listp, pua);
39000dfdf4aSDana Myers 		kmem_free(pua, sizeof (pua_node_t));
39100dfdf4aSDana Myers 	}
39200dfdf4aSDana Myers }
39300dfdf4aSDana Myers 
39400dfdf4aSDana Myers 
39500dfdf4aSDana Myers static int
39600dfdf4aSDana Myers pci_unitaddr_cache_valid(void)
39700dfdf4aSDana Myers {
39800dfdf4aSDana Myers 
39900dfdf4aSDana Myers 	/* read only, no need for rw lock */
40000dfdf4aSDana Myers 	return (pua_cache_valid);
40100dfdf4aSDana Myers }
40200dfdf4aSDana Myers 
40300dfdf4aSDana Myers 
40400dfdf4aSDana Myers static int
40500dfdf4aSDana Myers pci_bus_unitaddr(int index)
40600dfdf4aSDana Myers {
40700dfdf4aSDana Myers 	pua_node_t	*pua;
40800dfdf4aSDana Myers 	list_t		*listp;
40900dfdf4aSDana Myers 	int		addr;
41000dfdf4aSDana Myers 
41100dfdf4aSDana Myers 	rw_enter(nvf_lock(puafd_handle), RW_READER);
41200dfdf4aSDana Myers 
41300dfdf4aSDana Myers 	addr = -1;	/* default return if no match */
41400dfdf4aSDana Myers 	listp = nvf_list(puafd_handle);
41500dfdf4aSDana Myers 	for (pua = list_head(listp); pua != NULL;
41600dfdf4aSDana Myers 	    pua = list_next(listp, pua)) {
41700dfdf4aSDana Myers 		if (pua->pua_index == index) {
41800dfdf4aSDana Myers 			addr = pua->pua_addr;
41900dfdf4aSDana Myers 			break;
42000dfdf4aSDana Myers 		}
42100dfdf4aSDana Myers 	}
42200dfdf4aSDana Myers 
42300dfdf4aSDana Myers 	rw_exit(nvf_lock(puafd_handle));
42400dfdf4aSDana Myers 	return (addr);
42500dfdf4aSDana Myers }
42600dfdf4aSDana Myers 
42700dfdf4aSDana Myers static void
42800dfdf4aSDana Myers pci_unitaddr_cache_create(void)
42900dfdf4aSDana Myers {
43000dfdf4aSDana Myers 	int		i, index;
43100dfdf4aSDana Myers 	pua_node_t	*node;
43200dfdf4aSDana Myers 	list_t		*listp;
43300dfdf4aSDana Myers 
43400dfdf4aSDana Myers 	rw_enter(nvf_lock(puafd_handle), RW_WRITER);
43500dfdf4aSDana Myers 
43600dfdf4aSDana Myers 	index = 0;
43700dfdf4aSDana Myers 	listp = nvf_list(puafd_handle);
43847310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
43900dfdf4aSDana Myers 		/* skip non-root (peer) PCI busses */
44000dfdf4aSDana Myers 		if ((pci_bus_res[i].par_bus != (uchar_t)-1) ||
44100dfdf4aSDana Myers 		    (pci_bus_res[i].dip == NULL))
44200dfdf4aSDana Myers 			continue;
44300dfdf4aSDana Myers 		node = kmem_zalloc(sizeof (pua_node_t), KM_SLEEP);
44400dfdf4aSDana Myers 		node->pua_index = index++;
44500dfdf4aSDana Myers 		node->pua_addr = pci_bus_res[i].root_addr;
44600dfdf4aSDana Myers 		list_insert_tail(listp, node);
44700dfdf4aSDana Myers 	}
44800dfdf4aSDana Myers 
44900dfdf4aSDana Myers 	(void) nvf_mark_dirty(puafd_handle);
45000dfdf4aSDana Myers 	rw_exit(nvf_lock(puafd_handle));
45100dfdf4aSDana Myers 	nvf_wake_daemon();
45200dfdf4aSDana Myers }
45300dfdf4aSDana Myers 
45400dfdf4aSDana Myers 
4557c478bd9Sstevel@tonic-gate /*
4567c478bd9Sstevel@tonic-gate  * Enumerate all PCI devices
4577c478bd9Sstevel@tonic-gate  */
4587c478bd9Sstevel@tonic-gate void
45900dfdf4aSDana Myers pci_setup_tree(void)
4607c478bd9Sstevel@tonic-gate {
46105043691Sjames north - Sun Microsystems - Austin United States 	uint_t i, root_bus_addr = 0;
4627c478bd9Sstevel@tonic-gate 
463c0da6274SZhi-Jun Robin Fu 	/*
464c0da6274SZhi-Jun Robin Fu 	 * enable mem-mapped pci config space accessing,
465c0da6274SZhi-Jun Robin Fu 	 * if failed to do so during early boot
466c0da6274SZhi-Jun Robin Fu 	 */
467c0da6274SZhi-Jun Robin Fu 	if ((mcfg_mem_base == NULL) && is_pcie_platform())
468c0da6274SZhi-Jun Robin Fu 		mcfg_mem_base = 0xE0000000;
469c0da6274SZhi-Jun Robin Fu 
470f55ce205Sszhou 	alloc_res_array();
47147310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
4727c478bd9Sstevel@tonic-gate 		pci_bus_res[i].par_bus = (uchar_t)-1;
4737c478bd9Sstevel@tonic-gate 		pci_bus_res[i].root_addr = (uchar_t)-1;
4747c478bd9Sstevel@tonic-gate 		pci_bus_res[i].sub_bus = i;
4757c478bd9Sstevel@tonic-gate 	}
4767c478bd9Sstevel@tonic-gate 
4777c478bd9Sstevel@tonic-gate 	pci_bus_res[0].root_addr = root_bus_addr++;
4787c478bd9Sstevel@tonic-gate 	create_root_bus_dip(0);
4797c478bd9Sstevel@tonic-gate 	enumerate_bus_devs(0, CONFIG_INFO);
4807c478bd9Sstevel@tonic-gate 
4817c478bd9Sstevel@tonic-gate 	/*
4827c478bd9Sstevel@tonic-gate 	 * Now enumerate peer busses
4837c478bd9Sstevel@tonic-gate 	 *
48447310cedSDana Myers 	 * We loop till pci_bios_maxbus. On most systems, there is
4857c478bd9Sstevel@tonic-gate 	 * one more bus at the high end, which implements the ISA
4867c478bd9Sstevel@tonic-gate 	 * compatibility bus. We don't care about that.
4877c478bd9Sstevel@tonic-gate 	 *
4887c478bd9Sstevel@tonic-gate 	 * Note: In the old (bootconf) enumeration, the peer bus
4897c478bd9Sstevel@tonic-gate 	 *	address did not use the bus number, and there were
4907c478bd9Sstevel@tonic-gate 	 *	too many peer busses created. The root_bus_addr is
4917c478bd9Sstevel@tonic-gate 	 *	used to maintain the old peer bus address assignment.
4927c478bd9Sstevel@tonic-gate 	 *	However, we stop enumerating phantom peers with no
4937c478bd9Sstevel@tonic-gate 	 *	device below.
4947c478bd9Sstevel@tonic-gate 	 */
49547310cedSDana Myers 	for (i = 1; i <= pci_bios_maxbus; i++) {
4967c478bd9Sstevel@tonic-gate 		if (pci_bus_res[i].dip == NULL) {
4977c478bd9Sstevel@tonic-gate 			pci_bus_res[i].root_addr = root_bus_addr++;
4987c478bd9Sstevel@tonic-gate 		}
4997c478bd9Sstevel@tonic-gate 		enumerate_bus_devs(i, CONFIG_INFO);
500b1f176e8Sjg 
501b1f176e8Sjg 		/* add slot-names property for named pci hot-plug slots */
502b1f176e8Sjg 		add_bus_slot_names_prop(i);
5037c478bd9Sstevel@tonic-gate 	}
5047c478bd9Sstevel@tonic-gate 
5057c478bd9Sstevel@tonic-gate }
5067c478bd9Sstevel@tonic-gate 
50725145214Smyers /*
50825145214Smyers  * >0 = present, 0 = not present, <0 = error
50925145214Smyers  */
51025145214Smyers static int
51125145214Smyers pci_bbn_present(int bus)
51225145214Smyers {
51325145214Smyers 	ACPI_HANDLE	hdl;
51425145214Smyers 	int	rv;
51525145214Smyers 
51625145214Smyers 	/* no dip means no _BBN */
51725145214Smyers 	if (pci_bus_res[bus].dip == NULL)
51825145214Smyers 		return (0);
51925145214Smyers 
520db2bae30SDana Myers 	rv = -1;	/* default return value in case of error below */
521db2bae30SDana Myers 	if (ACPI_SUCCESS(acpica_get_handle(pci_bus_res[bus].dip, &hdl))) {
522db2bae30SDana Myers 		switch (AcpiEvaluateObject(hdl, "_BBN", NULL, NULL)) {
523db2bae30SDana Myers 		case AE_OK:
524db2bae30SDana Myers 			rv = 1;
525db2bae30SDana Myers 			break;
526db2bae30SDana Myers 		case AE_NOT_FOUND:
527db2bae30SDana Myers 			rv = 0;
528db2bae30SDana Myers 			break;
529db2bae30SDana Myers 		default:
530db2bae30SDana Myers 			break;
531db2bae30SDana Myers 		}
532db2bae30SDana Myers 	}
53325145214Smyers 
534db2bae30SDana Myers 	return (rv);
53525145214Smyers }
53625145214Smyers 
53725145214Smyers /*
53825145214Smyers  * Return non-zero if any PCI bus in the system has an associated
53925145214Smyers  * _BBN object, 0 otherwise.
54025145214Smyers  */
54125145214Smyers static int
54225145214Smyers pci_roots_have_bbn(void)
54325145214Smyers {
54425145214Smyers 	int	i;
54525145214Smyers 
54625145214Smyers 	/*
54725145214Smyers 	 * Scan the PCI busses and look for at least 1 _BBN
54825145214Smyers 	 */
54947310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
55025145214Smyers 		/* skip non-root (peer) PCI busses */
55125145214Smyers 		if (pci_bus_res[i].par_bus != (uchar_t)-1)
55225145214Smyers 			continue;
55325145214Smyers 
55425145214Smyers 		if (pci_bbn_present(i) > 0)
55525145214Smyers 			return (1);
55625145214Smyers 	}
55725145214Smyers 	return (0);
55825145214Smyers 
55925145214Smyers }
56025145214Smyers 
56125145214Smyers /*
56225145214Smyers  * return non-zero if the machine is one on which we renumber
56325145214Smyers  * the internal pci unit-addresses
56425145214Smyers  */
56525145214Smyers static int
56625145214Smyers pci_bus_renumber()
56725145214Smyers {
568ee8c1d4aSdm 	ACPI_TABLE_HEADER *fadt;
56925145214Smyers 
570ee8c1d4aSdm 	if (pci_bus_always_renumber)
57125145214Smyers 		return (1);
572ee8c1d4aSdm 
573ee8c1d4aSdm 	/* get the FADT */
574db2bae30SDana Myers 	if (AcpiGetTable(ACPI_SIG_FADT, 1, (ACPI_TABLE_HEADER **)&fadt) !=
575db2bae30SDana Myers 	    AE_OK)
57625145214Smyers 		return (0);
57725145214Smyers 
578ee8c1d4aSdm 	/* compare OEM Table ID to "SUNm31" */
579ee8c1d4aSdm 	if (strncmp("SUNm31", fadt->OemId, 6))
580ee8c1d4aSdm 		return (0);
581ee8c1d4aSdm 	else
582ee8c1d4aSdm 		return (1);
58325145214Smyers }
58425145214Smyers 
58525145214Smyers /*
58625145214Smyers  * Initial enumeration of the physical PCI bus hierarchy can
58725145214Smyers  * leave 'gaps' in the order of peer PCI bus unit-addresses.
58825145214Smyers  * Systems with more than one peer PCI bus *must* have an ACPI
58925145214Smyers  * _BBN object associated with each peer bus; use the presence
59025145214Smyers  * of this object to remove gaps in the numbering of the peer
59125145214Smyers  * PCI bus unit-addresses - only peer busses with an associated
59225145214Smyers  * _BBN are counted.
59325145214Smyers  */
59425145214Smyers static void
59525145214Smyers pci_renumber_root_busses(void)
59625145214Smyers {
59725145214Smyers 	int pci_regs[] = {0, 0, 0};
59825145214Smyers 	int	i, root_addr = 0;
59925145214Smyers 
600ee8c1d4aSdm 	/*
601ee8c1d4aSdm 	 * Currently, we only enable the re-numbering on specific
602ee8c1d4aSdm 	 * Sun machines; this is a work-around for the more complicated
603ee8c1d4aSdm 	 * issue of upgrade changing physical device paths
604ee8c1d4aSdm 	 */
60525145214Smyers 	if (!pci_bus_renumber())
60625145214Smyers 		return;
60725145214Smyers 
60825145214Smyers 	/*
60925145214Smyers 	 * If we find no _BBN objects at all, we either don't need
61025145214Smyers 	 * to do anything or can't do anything anyway
61125145214Smyers 	 */
61225145214Smyers 	if (!pci_roots_have_bbn())
61325145214Smyers 		return;
61425145214Smyers 
61547310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
61625145214Smyers 		/* skip non-root (peer) PCI busses */
61725145214Smyers 		if (pci_bus_res[i].par_bus != (uchar_t)-1)
61825145214Smyers 			continue;
61925145214Smyers 
62025145214Smyers 		if (pci_bbn_present(i) < 1) {
62125145214Smyers 			pci_bus_res[i].root_addr = (uchar_t)-1;
62225145214Smyers 			continue;
62325145214Smyers 		}
62425145214Smyers 
62525145214Smyers 		ASSERT(pci_bus_res[i].dip != NULL);
62625145214Smyers 		if (pci_bus_res[i].root_addr != root_addr) {
62725145214Smyers 			/* update reg property for node */
62825145214Smyers 			pci_bus_res[i].root_addr = root_addr;
62925145214Smyers 			pci_regs[0] = pci_bus_res[i].root_addr;
63025145214Smyers 			(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
63125145214Smyers 			    pci_bus_res[i].dip, "reg", (int *)pci_regs, 3);
63225145214Smyers 		}
63325145214Smyers 		root_addr++;
63425145214Smyers 	}
63525145214Smyers }
63625145214Smyers 
63778323854SJudy Chen void
6381d6b7b34SJudy Chen pci_register_isa_resources(int type, uint32_t base, uint32_t size)
639aaba6dfeSmyers {
6401d6b7b34SJudy Chen 	(void) memlist_insert(
6412f283da5SDan Mick 	    (type == 1) ?  &isa_res.io_used : &isa_res.mem_used,
6421d6b7b34SJudy Chen 	    base, size);
643aaba6dfeSmyers }
644aaba6dfeSmyers 
6455af4ae46Sjveta /*
64605f867c3Sgs  * Remove the resources which are already used by devices under a subtractive
64705f867c3Sgs  * bridge from the bus's resources lists, because they're not available, and
64805f867c3Sgs  * shouldn't be allocated to other buses.  This is necessary because tracking
64905f867c3Sgs  * resources for subtractive bridges is not complete.  (Subtractive bridges only
65005f867c3Sgs  * track some of their claimed resources, not "the rest of the address space" as
65105f867c3Sgs  * they should, so that allocation to peer non-subtractive PPBs is easier.  We
65205f867c3Sgs  * need a fully-capable global resource allocator).
6535af4ae46Sjveta  */
65405f867c3Sgs static void
65505f867c3Sgs remove_subtractive_res()
6565af4ae46Sjveta {
65705f867c3Sgs 	int i, j;
65805f867c3Sgs 	struct memlist *list;
6595af4ae46Sjveta 
66047310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
66105f867c3Sgs 		if (pci_bus_res[i].subtractive) {
66205f867c3Sgs 			/* remove used io ports */
6632f283da5SDan Mick 			list = pci_bus_res[i].io_used;
66405f867c3Sgs 			while (list) {
66547310cedSDana Myers 				for (j = 0; j <= pci_bios_maxbus; j++)
6668fc7923fSDana Myers 					(void) memlist_remove(
6672f283da5SDan Mick 					    &pci_bus_res[j].io_avail,
66856f33205SJonathan Adams 					    list->ml_address, list->ml_size);
66956f33205SJonathan Adams 				list = list->ml_next;
67005f867c3Sgs 			}
67105f867c3Sgs 			/* remove used mem resource */
6722f283da5SDan Mick 			list = pci_bus_res[i].mem_used;
67305f867c3Sgs 			while (list) {
67447310cedSDana Myers 				for (j = 0; j <= pci_bios_maxbus; j++) {
6758fc7923fSDana Myers 					(void) memlist_remove(
6762f283da5SDan Mick 					    &pci_bus_res[j].mem_avail,
67756f33205SJonathan Adams 					    list->ml_address, list->ml_size);
6788fc7923fSDana Myers 					(void) memlist_remove(
6792f283da5SDan Mick 					    &pci_bus_res[j].pmem_avail,
68056f33205SJonathan Adams 					    list->ml_address, list->ml_size);
68105f867c3Sgs 				}
68256f33205SJonathan Adams 				list = list->ml_next;
68305f867c3Sgs 			}
68405f867c3Sgs 			/* remove used prefetchable mem resource */
6852f283da5SDan Mick 			list = pci_bus_res[i].pmem_used;
68605f867c3Sgs 			while (list) {
68747310cedSDana Myers 				for (j = 0; j <= pci_bios_maxbus; j++) {
6888fc7923fSDana Myers 					(void) memlist_remove(
6892f283da5SDan Mick 					    &pci_bus_res[j].pmem_avail,
69056f33205SJonathan Adams 					    list->ml_address, list->ml_size);
6918fc7923fSDana Myers 					(void) memlist_remove(
6922f283da5SDan Mick 					    &pci_bus_res[j].mem_avail,
69356f33205SJonathan Adams 					    list->ml_address, list->ml_size);
69405f867c3Sgs 				}
69556f33205SJonathan Adams 				list = list->ml_next;
69605f867c3Sgs 			}
6975af4ae46Sjveta 		}
69805f867c3Sgs 	}
69905f867c3Sgs }
70005f867c3Sgs 
7018fc7923fSDana Myers /*
7022f283da5SDan Mick  * Set up (or complete the setup of) the bus_avail resource list
7038fc7923fSDana Myers  */
70405f867c3Sgs static void
70505f867c3Sgs setup_bus_res(int bus)
70605f867c3Sgs {
70705f867c3Sgs 	uchar_t par_bus;
70805f867c3Sgs 
70905f867c3Sgs 	if (pci_bus_res[bus].dip == NULL)	/* unused bus */
71005f867c3Sgs 		return;
71105f867c3Sgs 
7128fc7923fSDana Myers 	/*
7132f283da5SDan Mick 	 * Set up bus_avail if not already filled in by populate_bus_res()
7148fc7923fSDana Myers 	 */
7152f283da5SDan Mick 	if (pci_bus_res[bus].bus_avail == NULL) {
7168fc7923fSDana Myers 		ASSERT(pci_bus_res[bus].sub_bus >= bus);
7172f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].bus_avail, bus,
7188fc7923fSDana Myers 		    pci_bus_res[bus].sub_bus - bus + 1);
71905f867c3Sgs 	}
7205af4ae46Sjveta 
7212f283da5SDan Mick 	ASSERT(pci_bus_res[bus].bus_avail != NULL);
7228fc7923fSDana Myers 
72305f867c3Sgs 	/*
72405f867c3Sgs 	 * Remove resources from parent bus node if this is not a
72505f867c3Sgs 	 * root bus.
72605f867c3Sgs 	 */
72705f867c3Sgs 	par_bus = pci_bus_res[bus].par_bus;
72805f867c3Sgs 	if (par_bus != (uchar_t)-1) {
7292f283da5SDan Mick 		ASSERT(pci_bus_res[par_bus].bus_avail != NULL);
7302f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[par_bus].bus_avail,
7312f283da5SDan Mick 		    pci_bus_res[bus].bus_avail);
73205f867c3Sgs 	}
7338fc7923fSDana Myers 
7342f283da5SDan Mick 	/* remove self from bus_avail */;
7352f283da5SDan Mick 	(void) memlist_remove(&pci_bus_res[bus].bus_avail, bus, 1);
7365af4ae46Sjveta }
7375af4ae46Sjveta 
73805f867c3Sgs static uint64_t
73905f867c3Sgs get_parbus_io_res(uchar_t parbus, uchar_t bus, uint64_t size, uint64_t align)
7405af4ae46Sjveta {
74105f867c3Sgs 	uint64_t addr = 0;
74205f867c3Sgs 	uchar_t res_bus;
7435af4ae46Sjveta 
74405f867c3Sgs 	/*
7458fc7923fSDana Myers 	 * Skip root(peer) buses in multiple-root-bus systems when
7468fc7923fSDana Myers 	 * ACPI resource discovery was not successfully done.
74705f867c3Sgs 	 */
74805f867c3Sgs 	if ((pci_bus_res[parbus].par_bus == (uchar_t)-1) &&
7498fc7923fSDana Myers 	    (num_root_bus > 1) && (acpi_resource_discovery <= 0))
7505af4ae46Sjveta 		return (0);
7515af4ae46Sjveta 
75205f867c3Sgs 	res_bus = parbus;
75305f867c3Sgs 	while (pci_bus_res[res_bus].subtractive) {
7542f283da5SDan Mick 		if (pci_bus_res[res_bus].io_avail)
75505f867c3Sgs 			break;
75605f867c3Sgs 		res_bus = pci_bus_res[res_bus].par_bus;
75705f867c3Sgs 		if (res_bus == (uchar_t)-1)
75805f867c3Sgs 			break; /* root bus already */
75905f867c3Sgs 	}
7605af4ae46Sjveta 
7612f283da5SDan Mick 	if (pci_bus_res[res_bus].io_avail) {
7622f283da5SDan Mick 		addr = memlist_find(&pci_bus_res[res_bus].io_avail,
76305f867c3Sgs 		    size, align);
76405f867c3Sgs 		if (addr) {
7652f283da5SDan Mick 			memlist_insert(&pci_bus_res[res_bus].io_used,
76605f867c3Sgs 			    addr, size);
7678fc7923fSDana Myers 
76805f867c3Sgs 			/* free the old resource */
7692f283da5SDan Mick 			memlist_free_all(&pci_bus_res[bus].io_avail);
7702f283da5SDan Mick 			memlist_free_all(&pci_bus_res[bus].io_used);
7718fc7923fSDana Myers 
77205f867c3Sgs 			/* add the new resource */
7732f283da5SDan Mick 			memlist_insert(&pci_bus_res[bus].io_avail, addr, size);
77405f867c3Sgs 		}
7755af4ae46Sjveta 	}
7765af4ae46Sjveta 
77705f867c3Sgs 	return (addr);
77805f867c3Sgs }
77905f867c3Sgs 
78005f867c3Sgs static uint64_t
78105f867c3Sgs get_parbus_mem_res(uchar_t parbus, uchar_t bus, uint64_t size, uint64_t align)
78205f867c3Sgs {
78305f867c3Sgs 	uint64_t addr = 0;
78405f867c3Sgs 	uchar_t res_bus;
7855af4ae46Sjveta 
7865af4ae46Sjveta 	/*
7878fc7923fSDana Myers 	 * Skip root(peer) buses in multiple-root-bus systems when
7888fc7923fSDana Myers 	 * ACPI resource discovery was not successfully done.
7895af4ae46Sjveta 	 */
79005f867c3Sgs 	if ((pci_bus_res[parbus].par_bus == (uchar_t)-1) &&
7918fc7923fSDana Myers 	    (num_root_bus > 1) && (acpi_resource_discovery <= 0))
7925af4ae46Sjveta 		return (0);
7935af4ae46Sjveta 
79405f867c3Sgs 	res_bus = parbus;
79505f867c3Sgs 	while (pci_bus_res[res_bus].subtractive) {
7962f283da5SDan Mick 		if (pci_bus_res[res_bus].mem_avail)
79705f867c3Sgs 			break;
79805f867c3Sgs 		res_bus = pci_bus_res[res_bus].par_bus;
79905f867c3Sgs 		if (res_bus == (uchar_t)-1)
80005f867c3Sgs 			break; /* root bus already */
80105f867c3Sgs 	}
80205f867c3Sgs 
8032f283da5SDan Mick 	if (pci_bus_res[res_bus].mem_avail) {
8042f283da5SDan Mick 		addr = memlist_find(&pci_bus_res[res_bus].mem_avail,
80505f867c3Sgs 		    size, align);
80605f867c3Sgs 		if (addr) {
8072f283da5SDan Mick 			memlist_insert(&pci_bus_res[res_bus].mem_used,
80805f867c3Sgs 			    addr, size);
8092f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[res_bus].pmem_avail,
8108fc7923fSDana Myers 			    addr, size);
8118fc7923fSDana Myers 
81205f867c3Sgs 			/* free the old resource */
8132f283da5SDan Mick 			memlist_free_all(&pci_bus_res[bus].mem_avail);
8142f283da5SDan Mick 			memlist_free_all(&pci_bus_res[bus].mem_used);
8158fc7923fSDana Myers 
81605f867c3Sgs 			/* add the new resource */
8172f283da5SDan Mick 			memlist_insert(&pci_bus_res[bus].mem_avail, addr, size);
81805f867c3Sgs 		}
81905f867c3Sgs 	}
82005f867c3Sgs 
82105f867c3Sgs 	return (addr);
8225af4ae46Sjveta }
8235af4ae46Sjveta 
82449fbdd30SErwin T Tsaur /*
82549fbdd30SErwin T Tsaur  * given a cap_id, return its cap_id location in config space
82649fbdd30SErwin T Tsaur  */
82749fbdd30SErwin T Tsaur static int
82849fbdd30SErwin T Tsaur get_pci_cap(uchar_t bus, uchar_t dev, uchar_t func, uint8_t cap_id)
82949fbdd30SErwin T Tsaur {
83049fbdd30SErwin T Tsaur 	uint8_t curcap, cap_id_loc;
83149fbdd30SErwin T Tsaur 	uint16_t status;
83249fbdd30SErwin T Tsaur 	int location = -1;
83349fbdd30SErwin T Tsaur 
83449fbdd30SErwin T Tsaur 	/*
83549fbdd30SErwin T Tsaur 	 * Need to check the Status register for ECP support first.
83649fbdd30SErwin T Tsaur 	 * Also please note that for type 1 devices, the
83749fbdd30SErwin T Tsaur 	 * offset could change. Should support type 1 next.
83849fbdd30SErwin T Tsaur 	 */
83949fbdd30SErwin T Tsaur 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
84049fbdd30SErwin T Tsaur 	if (!(status & PCI_STAT_CAP)) {
84149fbdd30SErwin T Tsaur 		return (-1);
84249fbdd30SErwin T Tsaur 	}
84349fbdd30SErwin T Tsaur 	cap_id_loc = pci_getb(bus, dev, func, PCI_CONF_CAP_PTR);
84449fbdd30SErwin T Tsaur 
84549fbdd30SErwin T Tsaur 	/* Walk the list of capabilities */
84649fbdd30SErwin T Tsaur 	while (cap_id_loc && cap_id_loc != (uint8_t)-1) {
84749fbdd30SErwin T Tsaur 		curcap = pci_getb(bus, dev, func, cap_id_loc);
84849fbdd30SErwin T Tsaur 
84949fbdd30SErwin T Tsaur 		if (curcap == cap_id) {
85049fbdd30SErwin T Tsaur 			location = cap_id_loc;
85149fbdd30SErwin T Tsaur 			break;
85249fbdd30SErwin T Tsaur 		}
85349fbdd30SErwin T Tsaur 		cap_id_loc = pci_getb(bus, dev, func, cap_id_loc + 1);
85449fbdd30SErwin T Tsaur 	}
85549fbdd30SErwin T Tsaur 	return (location);
85649fbdd30SErwin T Tsaur }
85749fbdd30SErwin T Tsaur 
8582f283da5SDan Mick /*
8592f283da5SDan Mick  * Does this resource element live in the legacy VGA range?
8602f283da5SDan Mick  */
8612f283da5SDan Mick 
8622f283da5SDan Mick int
8632f283da5SDan Mick is_vga(struct memlist *elem, enum io_mem io)
8642f283da5SDan Mick {
8652f283da5SDan Mick 
8662f283da5SDan Mick 	if (io == IO) {
86756f33205SJonathan Adams 		if ((elem->ml_address == 0x3b0 && elem->ml_size == 0xc) ||
86856f33205SJonathan Adams 		    (elem->ml_address == 0x3c0 && elem->ml_size == 0x20))
8692f283da5SDan Mick 			return (1);
8702f283da5SDan Mick 	} else {
87156f33205SJonathan Adams 		if (elem->ml_address == 0xa0000 && elem->ml_size == 0x20000)
8722f283da5SDan Mick 			return (1);
8732f283da5SDan Mick 	}
8742f283da5SDan Mick 	return (0);
8752f283da5SDan Mick }
8762f283da5SDan Mick 
8772f283da5SDan Mick /*
8782f283da5SDan Mick  * Does this entire resource list consist only of legacy VGA resources?
8792f283da5SDan Mick  */
8802f283da5SDan Mick 
8812f283da5SDan Mick int
8822f283da5SDan Mick list_is_vga_only(struct memlist *l, enum io_mem io)
8832f283da5SDan Mick {
8842f283da5SDan Mick 	do {
8852f283da5SDan Mick 		if (!is_vga(l, io))
8862f283da5SDan Mick 			return (0);
88756f33205SJonathan Adams 	} while ((l = l->ml_next) != NULL);
8882f283da5SDan Mick 	return (1);
8892f283da5SDan Mick }
8902f283da5SDan Mick 
8919896aa55Sjveta /*
89205f867c3Sgs  * Assign valid resources to unconfigured pci(e) bridges. We are trying
89305f867c3Sgs  * to reprogram the bridge when its
89405f867c3Sgs  * 		i)   SECBUS == SUBBUS	||
89505f867c3Sgs  * 		ii)  IOBASE > IOLIM	||
89605f867c3Sgs  * 		iii) MEMBASE > MEMLIM
89705f867c3Sgs  * This must be done after one full pass through the PCI tree to collect
89805f867c3Sgs  * all BIOS-configured resources, so that we know what resources are
89905f867c3Sgs  * free and available to assign to the unconfigured PPBs.
9009896aa55Sjveta  */
9019896aa55Sjveta static void
90205f867c3Sgs fix_ppb_res(uchar_t secbus, boolean_t prog_sub)
9039896aa55Sjveta {
9049896aa55Sjveta 	uchar_t bus, dev, func;
90505f867c3Sgs 	uchar_t parbus, subbus;
90605f867c3Sgs 	uint_t io_base, io_limit, mem_base, mem_limit;
907ffa17327SGuoli Shu 	uint_t io_size, mem_size, io_align, mem_align;
90805f867c3Sgs 	uint64_t addr = 0;
9095af4ae46Sjveta 	int *regp = NULL;
9109896aa55Sjveta 	uint_t reglen;
9115af4ae46Sjveta 	int rv, cap_ptr, physhi;
9129896aa55Sjveta 	dev_info_t *dip;
91305f867c3Sgs 	uint16_t cmd_reg;
91442e542bcSDan Mick 	struct memlist *list, *scratch_list;
91505f867c3Sgs 
91605f867c3Sgs 	/* skip root (peer) PCI busses */
91705f867c3Sgs 	if (pci_bus_res[secbus].par_bus == (uchar_t)-1)
91805f867c3Sgs 		return;
91905f867c3Sgs 
92005f867c3Sgs 	/* skip subtractive PPB when prog_sub is not TRUE */
92105f867c3Sgs 	if (pci_bus_res[secbus].subtractive && !prog_sub)
92205f867c3Sgs 		return;
9239896aa55Sjveta 
9249896aa55Sjveta 	/* some entries may be empty due to discontiguous bus numbering */
9255af4ae46Sjveta 	dip = pci_bus_res[secbus].dip;
9269896aa55Sjveta 	if (dip == NULL)
9279896aa55Sjveta 		return;
9289896aa55Sjveta 
9299896aa55Sjveta 	rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, dip, DDI_PROP_DONTPASS,
9309896aa55Sjveta 	    "reg", &regp, &reglen);
9312f283da5SDan Mick 	if (rv != DDI_PROP_SUCCESS || reglen == 0)
9322f283da5SDan Mick 		return;
9335af4ae46Sjveta 	physhi = regp[0];
9345af4ae46Sjveta 	ddi_prop_free(regp);
9359896aa55Sjveta 
9365af4ae46Sjveta 	func = (uchar_t)PCI_REG_FUNC_G(physhi);
9375af4ae46Sjveta 	dev = (uchar_t)PCI_REG_DEV_G(physhi);
9385af4ae46Sjveta 	bus = (uchar_t)PCI_REG_BUS_G(physhi);
9399896aa55Sjveta 
9409896aa55Sjveta 	/*
94105f867c3Sgs 	 * If pcie bridge, check to see if link is enabled
9429896aa55Sjveta 	 */
94349fbdd30SErwin T Tsaur 	cap_ptr = get_pci_cap(bus, dev, func, PCI_CAP_ID_PCI_E);
94449fbdd30SErwin T Tsaur 	if (cap_ptr != -1) {
94505f867c3Sgs 		cmd_reg = pci_getw(bus, dev, func,
94605f867c3Sgs 		    (uint16_t)cap_ptr + PCIE_LINKCTL);
94705f867c3Sgs 		if (cmd_reg & PCIE_LINKCTL_LINK_DISABLE) {
94805f867c3Sgs 			dcmn_err(CE_NOTE,
94905f867c3Sgs 			    "!fix_ppb_res: ppb[%x/%x/%x] link is disabled.\n",
95005f867c3Sgs 			    bus, dev, func);
95105f867c3Sgs 			return;
95205f867c3Sgs 		}
95305f867c3Sgs 	}
9549896aa55Sjveta 
95505f867c3Sgs 	subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
95605f867c3Sgs 	parbus = pci_bus_res[secbus].par_bus;
95705f867c3Sgs 	ASSERT(parbus == bus);
958707a5600Sgs 	cmd_reg = pci_getw(bus, dev, func, PCI_CONF_COMM);
9599896aa55Sjveta 
9605af4ae46Sjveta 	/*
96105f867c3Sgs 	 * If we have a Cardbus bridge, but no bus space
9625af4ae46Sjveta 	 */
96305f867c3Sgs 	if (pci_bus_res[secbus].num_cbb != 0 &&
9642f283da5SDan Mick 	    pci_bus_res[secbus].bus_avail == NULL) {
96505f867c3Sgs 		uchar_t range;
9665af4ae46Sjveta 
96705f867c3Sgs 		/* normally there are 2 buses under a cardbus bridge */
96805f867c3Sgs 		range = pci_bus_res[secbus].num_cbb * 2;
96905f867c3Sgs 
97005f867c3Sgs 		/*
97105f867c3Sgs 		 * Try to find and allocate a bus-range starting at subbus+1
97205f867c3Sgs 		 * from the parent of the PPB.
97305f867c3Sgs 		 */
97405f867c3Sgs 		for (; range != 0; range--) {
97505f867c3Sgs 			if (memlist_find_with_startaddr(
9762f283da5SDan Mick 			    &pci_bus_res[parbus].bus_avail,
97705f867c3Sgs 			    subbus + 1, range, 1) != NULL)
97805f867c3Sgs 				break; /* find bus range resource at parent */
97905f867c3Sgs 		}
98005f867c3Sgs 		if (range != 0) {
9812f283da5SDan Mick 			memlist_insert(&pci_bus_res[secbus].bus_avail,
98205f867c3Sgs 			    subbus + 1, range);
98305f867c3Sgs 			subbus = subbus + range;
98405f867c3Sgs 			pci_bus_res[secbus].sub_bus = subbus;
98505f867c3Sgs 			pci_putb(bus, dev, func, PCI_BCNF_SUBBUS, subbus);
98605f867c3Sgs 			add_bus_range_prop(secbus);
98705f867c3Sgs 
98805f867c3Sgs 			cmn_err(CE_NOTE, "!reprogram bus-range on ppb"
98905f867c3Sgs 			    "[%x/%x/%x]: %x ~ %x\n", bus, dev, func,
99005f867c3Sgs 			    secbus, subbus);
99105f867c3Sgs 		}
99205f867c3Sgs 	}
99305f867c3Sgs 
99405f867c3Sgs 	/*
995ffa17327SGuoli Shu 	 * Calculate required IO size and alignment
996ffa17327SGuoli Shu 	 * If bus io_size is zero, we are going to assign 512 bytes per bus,
997ffa17327SGuoli Shu 	 * otherwise, we'll choose the maximum value of such calculation and
998ffa17327SGuoli Shu 	 * bus io_size. The size needs to be 4K aligned.
999ffa17327SGuoli Shu 	 *
1000ffa17327SGuoli Shu 	 * We calculate alignment as the largest power of two less than the
1001ffa17327SGuoli Shu 	 * the sum of all children's IO size requirements, because this will
1002ffa17327SGuoli Shu 	 * align to the size of the largest child request within that size
1003ffa17327SGuoli Shu 	 * (which is always a power of two).
100405f867c3Sgs 	 */
100505f867c3Sgs 	io_size = (subbus - secbus + 1) * 0x200;
1006ffa17327SGuoli Shu 	if (io_size <  pci_bus_res[secbus].io_size)
1007ffa17327SGuoli Shu 		io_size = pci_bus_res[secbus].io_size;
1008ffa17327SGuoli Shu 	io_size = P2ROUNDUP(io_size, PPB_IO_ALIGNMENT);
1009ffa17327SGuoli Shu 	io_align = io_size;
1010ffa17327SGuoli Shu 	P2LE(io_align);
1011ffa17327SGuoli Shu 
10125af4ae46Sjveta 	/*
1013ffa17327SGuoli Shu 	 * Calculate required MEM size and alignment
1014ffa17327SGuoli Shu 	 * If bus mem_size is zero, we are going to assign 1M bytes per bus,
1015ffa17327SGuoli Shu 	 * otherwise, we'll choose the maximum value of such calculation and
1016ffa17327SGuoli Shu 	 * bus mem_size. The size needs to be 1M aligned.
1017ffa17327SGuoli Shu 	 *
1018ffa17327SGuoli Shu 	 * For the alignment, refer to the I/O comment above.
10195af4ae46Sjveta 	 */
102005f867c3Sgs 	mem_size = (subbus - secbus + 1) * PPB_MEM_ALIGNMENT;
1021ffa17327SGuoli Shu 	if (mem_size < pci_bus_res[secbus].mem_size) {
1022ffa17327SGuoli Shu 		mem_size = pci_bus_res[secbus].mem_size;
1023ffa17327SGuoli Shu 		mem_size = P2ROUNDUP(mem_size, PPB_MEM_ALIGNMENT);
1024ffa17327SGuoli Shu 	}
1025ffa17327SGuoli Shu 	mem_align = mem_size;
1026ffa17327SGuoli Shu 	P2LE(mem_align);
102705f867c3Sgs 
102805f867c3Sgs 	/* Subtractive bridge */
102905f867c3Sgs 	if (pci_bus_res[secbus].subtractive && prog_sub) {
103005f867c3Sgs 		/*
103105f867c3Sgs 		 * We program an arbitrary amount of I/O and memory resource
103205f867c3Sgs 		 * for the subtractive bridge so that child dynamic-resource-
103305f867c3Sgs 		 * allocating devices (such as Cardbus bridges) have a chance
103405f867c3Sgs 		 * of success.  Until we have full-tree resource rebalancing,
103505f867c3Sgs 		 * dynamic resource allocation (thru busra) only looks at the
103605f867c3Sgs 		 * parent bridge, so all PPBs must have some allocatable
103705f867c3Sgs 		 * resource.  For non-subtractive bridges, the resources come
103805f867c3Sgs 		 * from the base/limit register "windows", but subtractive
103905f867c3Sgs 		 * bridges often don't program those (since they don't need to).
104005f867c3Sgs 		 * If we put all the remaining resources on the subtractive
104105f867c3Sgs 		 * bridge, then peer non-subtractive bridges can't allocate
104205f867c3Sgs 		 * more space (even though this is probably most correct).
104305f867c3Sgs 		 * If we put the resources only on the parent, then allocations
104405f867c3Sgs 		 * from children of subtractive bridges will fail without
104505f867c3Sgs 		 * special-case code for bypassing the subtractive bridge.
104605f867c3Sgs 		 * This solution is the middle-ground temporary solution until
104705f867c3Sgs 		 * we have fully-capable resource allocation.
104805f867c3Sgs 		 */
104905f867c3Sgs 
105005f867c3Sgs 		/*
105105f867c3Sgs 		 * Add an arbitrary I/O resource to the subtractive PPB
105205f867c3Sgs 		 */
10532f283da5SDan Mick 		if (pci_bus_res[secbus].io_avail == NULL) {
105405f867c3Sgs 			addr = get_parbus_io_res(parbus, secbus, io_size,
1055ffa17327SGuoli Shu 			    io_align);
105605f867c3Sgs 			if (addr) {
10578fc7923fSDana Myers 				add_ranges_prop(secbus, 1);
105805f867c3Sgs 				pci_bus_res[secbus].io_reprogram =
105905f867c3Sgs 				    pci_bus_res[parbus].io_reprogram;
106005f867c3Sgs 
106105f867c3Sgs 				cmn_err(CE_NOTE, "!add io-range on subtractive"
106205f867c3Sgs 				    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
106305f867c3Sgs 				    bus, dev, func, (uint32_t)addr,
106405f867c3Sgs 				    (uint32_t)addr + io_size - 1);
106505f867c3Sgs 			}
106605f867c3Sgs 		}
106705f867c3Sgs 		/*
106805f867c3Sgs 		 * Add an arbitrary memory resource to the subtractive PPB
106905f867c3Sgs 		 */
10702f283da5SDan Mick 		if (pci_bus_res[secbus].mem_avail == NULL) {
107105f867c3Sgs 			addr = get_parbus_mem_res(parbus, secbus, mem_size,
1072ffa17327SGuoli Shu 			    mem_align);
107305f867c3Sgs 			if (addr) {
10748fc7923fSDana Myers 				add_ranges_prop(secbus, 1);
107505f867c3Sgs 				pci_bus_res[secbus].mem_reprogram =
107605f867c3Sgs 				    pci_bus_res[parbus].mem_reprogram;
107705f867c3Sgs 
107805f867c3Sgs 				cmn_err(CE_NOTE, "!add mem-range on "
107905f867c3Sgs 				    "subtractive ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
108005f867c3Sgs 				    bus, dev, func, (uint32_t)addr,
108105f867c3Sgs 				    (uint32_t)addr + mem_size - 1);
108205f867c3Sgs 			}
108305f867c3Sgs 		}
108405f867c3Sgs 
108505f867c3Sgs 		goto cmd_enable;
10865af4ae46Sjveta 	}
108705f867c3Sgs 
108805f867c3Sgs 	/*
1089707a5600Sgs 	 * Check to see if we need to reprogram I/O space, either because the
1090707a5600Sgs 	 * parent bus needed reprogramming and so do we, or because I/O space is
1091707a5600Sgs 	 * disabled in base/limit or command register.
109205f867c3Sgs 	 */
109305f867c3Sgs 	io_base = pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
109405f867c3Sgs 	io_limit = pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
109505f867c3Sgs 	io_base = (io_base & 0xf0) << 8;
109605f867c3Sgs 	io_limit = ((io_limit & 0xf0) << 8) | 0xfff;
109705f867c3Sgs 
10982f283da5SDan Mick 	/* Form list of all resources passed (avail + used) */
109942e542bcSDan Mick 	scratch_list = memlist_dup(pci_bus_res[secbus].io_avail);
110042e542bcSDan Mick 	memlist_merge(&pci_bus_res[secbus].io_used, &scratch_list);
11012f283da5SDan Mick 
11022f283da5SDan Mick 	if ((pci_bus_res[parbus].io_reprogram ||
11032f283da5SDan Mick 	    (io_base > io_limit) ||
11042f283da5SDan Mick 	    (!(cmd_reg & PCI_COMM_IO))) &&
110542e542bcSDan Mick 	    !list_is_vga_only(scratch_list, IO)) {
11062f283da5SDan Mick 		if (pci_bus_res[secbus].io_used) {
11072f283da5SDan Mick 			memlist_subsume(&pci_bus_res[secbus].io_used,
11082f283da5SDan Mick 			    &pci_bus_res[secbus].io_avail);
110905f867c3Sgs 		}
11102f283da5SDan Mick 		if (pci_bus_res[secbus].io_avail &&
111105f867c3Sgs 		    (!pci_bus_res[parbus].io_reprogram) &&
111205f867c3Sgs 		    (!pci_bus_res[parbus].subtractive)) {
111305f867c3Sgs 			/* rechoose old io ports info */
11142f283da5SDan Mick 			list = pci_bus_res[secbus].io_avail;
11152f283da5SDan Mick 			io_base = 0;
11162f283da5SDan Mick 			do {
11172f283da5SDan Mick 				if (is_vga(list, IO))
11182f283da5SDan Mick 					continue;
11192f283da5SDan Mick 				if (!io_base) {
112056f33205SJonathan Adams 					io_base = (uint_t)list->ml_address;
112156f33205SJonathan Adams 					io_limit = (uint_t)list->ml_address +
112256f33205SJonathan Adams 					    list->ml_size - 1;
11232f283da5SDan Mick 					io_base =
11242f283da5SDan Mick 					    P2ALIGN(io_base, PPB_IO_ALIGNMENT);
11252f283da5SDan Mick 				} else {
112656f33205SJonathan Adams 					if (list->ml_address + list->ml_size >
11272f283da5SDan Mick 					    io_limit) {
11282f283da5SDan Mick 						io_limit = (uint_t)
112956f33205SJonathan Adams 						    (list->ml_address +
113056f33205SJonathan Adams 						    list->ml_size - 1);
11312f283da5SDan Mick 					}
11322f283da5SDan Mick 				}
113356f33205SJonathan Adams 			} while ((list = list->ml_next) != NULL);
113405f867c3Sgs 			/* 4K aligned */
11352f283da5SDan Mick 			io_limit = P2ROUNDUP(io_limit, PPB_IO_ALIGNMENT) - 1;
11362f283da5SDan Mick 			io_size = io_limit - io_base + 1;
113705f867c3Sgs 			ASSERT(io_base <= io_limit);
11382f283da5SDan Mick 			memlist_free_all(&pci_bus_res[secbus].io_avail);
11392f283da5SDan Mick 			memlist_insert(&pci_bus_res[secbus].io_avail,
114005f867c3Sgs 			    io_base, io_size);
11412f283da5SDan Mick 			memlist_insert(&pci_bus_res[parbus].io_used,
114205f867c3Sgs 			    io_base, io_size);
11432f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[parbus].io_avail,
11448fc7923fSDana Myers 			    io_base, io_size);
114505f867c3Sgs 			pci_bus_res[secbus].io_reprogram = B_TRUE;
114605f867c3Sgs 		} else {
114705f867c3Sgs 			/* get new io ports from parent bus */
114805f867c3Sgs 			addr = get_parbus_io_res(parbus, secbus, io_size,
1149ffa17327SGuoli Shu 			    io_align);
115005f867c3Sgs 			if (addr) {
115105f867c3Sgs 				io_base = addr;
115205f867c3Sgs 				io_limit = addr + io_size - 1;
115305f867c3Sgs 				pci_bus_res[secbus].io_reprogram = B_TRUE;
115405f867c3Sgs 			}
115505f867c3Sgs 		}
115605f867c3Sgs 		if (pci_bus_res[secbus].io_reprogram) {
115705f867c3Sgs 			/* reprogram PPB regs */
115805f867c3Sgs 			pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
115905f867c3Sgs 			    (uchar_t)((io_base>>8) & 0xf0));
116005f867c3Sgs 			pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
116105f867c3Sgs 			    (uchar_t)((io_limit>>8) & 0xf0));
116205f867c3Sgs 			pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_HI, 0);
116305f867c3Sgs 			pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_HI, 0);
11648fc7923fSDana Myers 			add_ranges_prop(secbus, 1);
116505f867c3Sgs 
116605f867c3Sgs 			cmn_err(CE_NOTE, "!reprogram io-range on"
116705f867c3Sgs 			    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
116805f867c3Sgs 			    bus, dev, func, io_base, io_limit);
116905f867c3Sgs 		}
11709896aa55Sjveta 	}
117142e542bcSDan Mick 	memlist_free_all(&scratch_list);
11729896aa55Sjveta 
11735af4ae46Sjveta 	/*
1174707a5600Sgs 	 * Check memory space as we did I/O space.
11755af4ae46Sjveta 	 */
117605f867c3Sgs 	mem_base = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_BASE);
117705f867c3Sgs 	mem_base = (mem_base & 0xfff0) << 16;
117805f867c3Sgs 	mem_limit = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_LIMIT);
1179707a5600Sgs 	mem_limit = ((mem_limit & 0xfff0) << 16) | 0xfffff;
1180707a5600Sgs 
118142e542bcSDan Mick 	scratch_list = memlist_dup(pci_bus_res[secbus].mem_avail);
118242e542bcSDan Mick 	memlist_merge(&pci_bus_res[secbus].mem_used, &scratch_list);
11832f283da5SDan Mick 
11842f283da5SDan Mick 	if ((pci_bus_res[parbus].mem_reprogram ||
11852f283da5SDan Mick 	    (mem_base > mem_limit) ||
11862f283da5SDan Mick 	    (!(cmd_reg & PCI_COMM_MAE))) &&
118742e542bcSDan Mick 	    !list_is_vga_only(scratch_list, MEM)) {
11882f283da5SDan Mick 		if (pci_bus_res[secbus].mem_used) {
11892f283da5SDan Mick 			memlist_subsume(&pci_bus_res[secbus].mem_used,
11902f283da5SDan Mick 			    &pci_bus_res[secbus].mem_avail);
119105f867c3Sgs 		}
11922f283da5SDan Mick 		if (pci_bus_res[secbus].mem_avail &&
119305f867c3Sgs 		    (!pci_bus_res[parbus].mem_reprogram) &&
119405f867c3Sgs 		    (!pci_bus_res[parbus].subtractive)) {
119505f867c3Sgs 			/* rechoose old mem resource */
11962f283da5SDan Mick 			list = pci_bus_res[secbus].mem_avail;
11972f283da5SDan Mick 			mem_base = 0;
11982f283da5SDan Mick 			do {
11992f283da5SDan Mick 				if (is_vga(list, MEM))
12002f283da5SDan Mick 					continue;
12012f283da5SDan Mick 				if (mem_base == 0) {
120256f33205SJonathan Adams 					mem_base = (uint_t)list->ml_address;
12032f283da5SDan Mick 					mem_base = P2ALIGN(mem_base,
12042f283da5SDan Mick 					    PPB_MEM_ALIGNMENT);
120556f33205SJonathan Adams 					mem_limit = (uint_t)(list->ml_address +
120656f33205SJonathan Adams 					    list->ml_size - 1);
12072f283da5SDan Mick 				} else {
120856f33205SJonathan Adams 					if ((list->ml_address + list->ml_size) >
12092f283da5SDan Mick 					    mem_limit) {
12102f283da5SDan Mick 						mem_limit = (uint_t)
121156f33205SJonathan Adams 						    (list->ml_address +
121256f33205SJonathan Adams 						    list->ml_size - 1);
12132f283da5SDan Mick 					}
12142f283da5SDan Mick 				}
121556f33205SJonathan Adams 			} while ((list = list->ml_next) != NULL);
12162f283da5SDan Mick 			mem_limit = P2ROUNDUP(mem_limit, PPB_MEM_ALIGNMENT) - 1;
12172f283da5SDan Mick 			mem_size = mem_limit + 1 - mem_base;
121805f867c3Sgs 			ASSERT(mem_base <= mem_limit);
12192f283da5SDan Mick 			memlist_free_all(&pci_bus_res[secbus].mem_avail);
12202f283da5SDan Mick 			memlist_insert(&pci_bus_res[secbus].mem_avail,
122105f867c3Sgs 			    mem_base, mem_size);
12222f283da5SDan Mick 			memlist_insert(&pci_bus_res[parbus].mem_used,
122305f867c3Sgs 			    mem_base, mem_size);
12242f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[parbus].mem_avail,
12258fc7923fSDana Myers 			    mem_base, mem_size);
122605f867c3Sgs 			pci_bus_res[secbus].mem_reprogram = B_TRUE;
122705f867c3Sgs 		} else {
122805f867c3Sgs 			/* get new mem resource from parent bus */
122905f867c3Sgs 			addr = get_parbus_mem_res(parbus, secbus, mem_size,
1230ffa17327SGuoli Shu 			    mem_align);
123105f867c3Sgs 			if (addr) {
123205f867c3Sgs 				mem_base = addr;
123305f867c3Sgs 				mem_limit = addr + mem_size - 1;
123405f867c3Sgs 				pci_bus_res[secbus].mem_reprogram = B_TRUE;
123505f867c3Sgs 			}
123605f867c3Sgs 		}
123705f867c3Sgs 
123805f867c3Sgs 		if (pci_bus_res[secbus].mem_reprogram) {
123902c2c4edSGuoli Shu 			/* reprogram PPB MEM regs */
124005f867c3Sgs 			pci_putw(bus, dev, func, PCI_BCNF_MEM_BASE,
124105f867c3Sgs 			    (uint16_t)((mem_base>>16) & 0xfff0));
124205f867c3Sgs 			pci_putw(bus, dev, func, PCI_BCNF_MEM_LIMIT,
124305f867c3Sgs 			    (uint16_t)((mem_limit>>16) & 0xfff0));
124402c2c4edSGuoli Shu 			/*
124502c2c4edSGuoli Shu 			 * Disable PMEM window by setting base > limit.
124602c2c4edSGuoli Shu 			 * We currently don't reprogram the PMEM like we've
124702c2c4edSGuoli Shu 			 * done for I/O and MEM. (Devices that support prefetch
124802c2c4edSGuoli Shu 			 * can use non-prefetch MEM.) Anyway, if the MEM access
124902c2c4edSGuoli Shu 			 * bit is initially disabled by BIOS, we disable the
125002c2c4edSGuoli Shu 			 * PMEM window manually by setting PMEM base > PMEM
125102c2c4edSGuoli Shu 			 * limit here, in case there are incorrect values in
125202c2c4edSGuoli Shu 			 * them from BIOS, so that we won't get in trouble once
125302c2c4edSGuoli Shu 			 * the MEM access bit is enabled at the end of this
125402c2c4edSGuoli Shu 			 * function.
125502c2c4edSGuoli Shu 			 */
125602c2c4edSGuoli Shu 			if (!(cmd_reg & PCI_COMM_MAE)) {
125702c2c4edSGuoli Shu 				pci_putw(bus, dev, func, PCI_BCNF_PF_BASE_LOW,
125802c2c4edSGuoli Shu 				    0xfff0);
125902c2c4edSGuoli Shu 				pci_putw(bus, dev, func, PCI_BCNF_PF_LIMIT_LOW,
126002c2c4edSGuoli Shu 				    0x0);
126102c2c4edSGuoli Shu 				pci_putl(bus, dev, func, PCI_BCNF_PF_BASE_HIGH,
126202c2c4edSGuoli Shu 				    0xffffffff);
126302c2c4edSGuoli Shu 				pci_putl(bus, dev, func, PCI_BCNF_PF_LIMIT_HIGH,
126402c2c4edSGuoli Shu 				    0x0);
126502c2c4edSGuoli Shu 			}
126602c2c4edSGuoli Shu 
12678fc7923fSDana Myers 			add_ranges_prop(secbus, 1);
126805f867c3Sgs 
126905f867c3Sgs 			cmn_err(CE_NOTE, "!reprogram mem-range on"
127005f867c3Sgs 			    " ppb[%x/%x/%x]: 0x%x ~ 0x%x\n",
127105f867c3Sgs 			    bus, dev, func, mem_base, mem_limit);
127205f867c3Sgs 		}
127305f867c3Sgs 	}
127442e542bcSDan Mick 	memlist_free_all(&scratch_list);
127505f867c3Sgs 
127605f867c3Sgs cmd_enable:
12772f283da5SDan Mick 	if (pci_bus_res[secbus].io_avail)
127805f867c3Sgs 		cmd_reg |= PCI_COMM_IO | PCI_COMM_ME;
12792f283da5SDan Mick 	if (pci_bus_res[secbus].mem_avail)
128005f867c3Sgs 		cmd_reg |= PCI_COMM_MAE | PCI_COMM_ME;
128105f867c3Sgs 	pci_putw(bus, dev, func, PCI_CONF_COMM, cmd_reg);
12829896aa55Sjveta }
12839896aa55Sjveta 
12847c478bd9Sstevel@tonic-gate void
12857c478bd9Sstevel@tonic-gate pci_reprogram(void)
12867c478bd9Sstevel@tonic-gate {
12877c478bd9Sstevel@tonic-gate 	int i, pci_reconfig = 1;
12887c478bd9Sstevel@tonic-gate 	char *onoff;
12898fc7923fSDana Myers 	int bus;
12907c478bd9Sstevel@tonic-gate 
129125145214Smyers 	/*
129200dfdf4aSDana Myers 	 * Scan ACPI namespace for _BBN objects, make sure that
129300dfdf4aSDana Myers 	 * childless root-bridges appear in devinfo tree
129425145214Smyers 	 */
129500dfdf4aSDana Myers 	pci_scan_bbn();
129600dfdf4aSDana Myers 	pci_unitaddr_cache_init();
129700dfdf4aSDana Myers 
129800dfdf4aSDana Myers 	/*
129900dfdf4aSDana Myers 	 * Fix-up unit-address assignments if cache is available
130000dfdf4aSDana Myers 	 */
130100dfdf4aSDana Myers 	if (pci_unitaddr_cache_valid()) {
130200dfdf4aSDana Myers 		int pci_regs[] = {0, 0, 0};
130300dfdf4aSDana Myers 		int	new_addr;
130400dfdf4aSDana Myers 		int	index = 0;
130500dfdf4aSDana Myers 
130647310cedSDana Myers 		for (bus = 0; bus <= pci_bios_maxbus; bus++) {
130700dfdf4aSDana Myers 			/* skip non-root (peer) PCI busses */
130800dfdf4aSDana Myers 			if ((pci_bus_res[bus].par_bus != (uchar_t)-1) ||
130900dfdf4aSDana Myers 			    (pci_bus_res[bus].dip == NULL))
131000dfdf4aSDana Myers 				continue;
131100dfdf4aSDana Myers 
131200dfdf4aSDana Myers 			new_addr = pci_bus_unitaddr(index);
131300dfdf4aSDana Myers 			if (pci_bus_res[bus].root_addr != new_addr) {
131400dfdf4aSDana Myers 				/* update reg property for node */
131500dfdf4aSDana Myers 				pci_regs[0] = pci_bus_res[bus].root_addr =
131600dfdf4aSDana Myers 				    new_addr;
131700dfdf4aSDana Myers 				(void) ndi_prop_update_int_array(
131800dfdf4aSDana Myers 				    DDI_DEV_T_NONE, pci_bus_res[bus].dip,
131900dfdf4aSDana Myers 				    "reg", (int *)pci_regs, 3);
132000dfdf4aSDana Myers 			}
132100dfdf4aSDana Myers 			index++;
132200dfdf4aSDana Myers 		}
132300dfdf4aSDana Myers 	} else {
132400dfdf4aSDana Myers 		/* perform legacy processing */
132500dfdf4aSDana Myers 		pci_renumber_root_busses();
132600dfdf4aSDana Myers 		pci_unitaddr_cache_create();
132700dfdf4aSDana Myers 	}
132825145214Smyers 
13298fc7923fSDana Myers 	/*
13308fc7923fSDana Myers 	 * Do root-bus resource discovery
13318fc7923fSDana Myers 	 */
133247310cedSDana Myers 	for (bus = 0; bus <= pci_bios_maxbus; bus++) {
13338fc7923fSDana Myers 		/* skip non-root (peer) PCI busses */
13348fc7923fSDana Myers 		if (pci_bus_res[bus].par_bus != (uchar_t)-1)
13358fc7923fSDana Myers 			continue;
13368fc7923fSDana Myers 
13378fc7923fSDana Myers 		/*
13388fc7923fSDana Myers 		 * 1. find resources associated with this root bus
13398fc7923fSDana Myers 		 */
13408fc7923fSDana Myers 		populate_bus_res(bus);
13418fc7923fSDana Myers 
13428fc7923fSDana Myers 
13438fc7923fSDana Myers 		/*
13441d6b7b34SJudy Chen 		 * 2. Remove used PCI and ISA resources from bus resource map
13458fc7923fSDana Myers 		 */
13468fc7923fSDana Myers 
13472f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].io_avail,
13482f283da5SDan Mick 		    pci_bus_res[bus].io_used);
13492f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
13502f283da5SDan Mick 		    pci_bus_res[bus].mem_used);
13512f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].pmem_avail,
13522f283da5SDan Mick 		    pci_bus_res[bus].pmem_used);
13532f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
13542f283da5SDan Mick 		    pci_bus_res[bus].pmem_used);
13552f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].pmem_avail,
13562f283da5SDan Mick 		    pci_bus_res[bus].mem_used);
13571d6b7b34SJudy Chen 
13582f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].io_avail,
13592f283da5SDan Mick 		    isa_res.io_used);
13602f283da5SDan Mick 		memlist_remove_list(&pci_bus_res[bus].mem_avail,
13612f283da5SDan Mick 		    isa_res.mem_used);
13624b8b26d4SGuoli Shu 
13634b8b26d4SGuoli Shu 		/*
13644b8b26d4SGuoli Shu 		 * 3. Exclude <1M address range here in case below reserved
13654b8b26d4SGuoli Shu 		 * ranges for BIOS data area, ROM area etc are wrongly reported
13664b8b26d4SGuoli Shu 		 * in ACPI resource producer entries for PCI root bus.
13674b8b26d4SGuoli Shu 		 * 	00000000 - 000003FF	RAM
13684b8b26d4SGuoli Shu 		 * 	00000400 - 000004FF	BIOS data area
13694b8b26d4SGuoli Shu 		 * 	00000500 - 0009FFFF	RAM
13704b8b26d4SGuoli Shu 		 * 	000A0000 - 000BFFFF	VGA RAM
13714b8b26d4SGuoli Shu 		 * 	000C0000 - 000FFFFF	ROM area
13724b8b26d4SGuoli Shu 		 */
13734f2f7396SGuoli Shu 		(void) memlist_remove(&pci_bus_res[bus].mem_avail, 0, 0x100000);
13744f2f7396SGuoli Shu 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
13754f2f7396SGuoli Shu 		    0, 0x100000);
13768fc7923fSDana Myers 	}
13778fc7923fSDana Myers 
13782f283da5SDan Mick 	memlist_free_all(&isa_res.io_used);
13792f283da5SDan Mick 	memlist_free_all(&isa_res.mem_used);
13808fc7923fSDana Myers 
1381fc396574Srw 	/* add bus-range property for root/peer bus nodes */
138247310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
13838fc7923fSDana Myers 		/* create bus-range property on root/peer buses */
13848fc7923fSDana Myers 		if (pci_bus_res[i].par_bus == (uchar_t)-1)
1385fc396574Srw 			add_bus_range_prop(i);
13868fc7923fSDana Myers 
138705f867c3Sgs 		/* setup bus range resource on each bus */
138805f867c3Sgs 		setup_bus_res(i);
1389fc396574Srw 	}
1390fc396574Srw 
13917c478bd9Sstevel@tonic-gate 	if (ddi_prop_lookup_string(DDI_DEV_T_ANY, ddi_root_node(),
13927c478bd9Sstevel@tonic-gate 	    DDI_PROP_DONTPASS, "pci-reprog", &onoff) == DDI_SUCCESS) {
13937c478bd9Sstevel@tonic-gate 		if (strcmp(onoff, "off") == 0) {
13947c478bd9Sstevel@tonic-gate 			pci_reconfig = 0;
13957c478bd9Sstevel@tonic-gate 			cmn_err(CE_NOTE, "pci device reprogramming disabled");
13967c478bd9Sstevel@tonic-gate 		}
13977c478bd9Sstevel@tonic-gate 		ddi_prop_free(onoff);
13987c478bd9Sstevel@tonic-gate 	}
13997c478bd9Sstevel@tonic-gate 
140005f867c3Sgs 	remove_subtractive_res();
140105f867c3Sgs 
140205f867c3Sgs 	/* reprogram the non-subtractive PPB */
140305f867c3Sgs 	if (pci_reconfig)
140447310cedSDana Myers 		for (i = 0; i <= pci_bios_maxbus; i++)
140505f867c3Sgs 			fix_ppb_res(i, B_FALSE);
1406aaba6dfeSmyers 
140747310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
140805f867c3Sgs 		/* configure devices not configured by BIOS */
14099896aa55Sjveta 		if (pci_reconfig) {
141005f867c3Sgs 			/*
141105f867c3Sgs 			 * Reprogram the subtractive PPB. At this time, all its
141205f867c3Sgs 			 * siblings should have got their resources already.
141305f867c3Sgs 			 */
141405f867c3Sgs 			if (pci_bus_res[i].subtractive)
141505f867c3Sgs 				fix_ppb_res(i, B_TRUE);
14167c478bd9Sstevel@tonic-gate 			enumerate_bus_devs(i, CONFIG_NEW);
14179896aa55Sjveta 		}
14188fc7923fSDana Myers 	}
14198fc7923fSDana Myers 
14208fc7923fSDana Myers 	/* All dev programmed, so we can create available prop */
142147310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++)
14227c478bd9Sstevel@tonic-gate 		add_bus_available_prop(i);
14238fc7923fSDana Myers }
14248fc7923fSDana Myers 
14258fc7923fSDana Myers /*
14268fc7923fSDana Myers  * populate bus resources
14278fc7923fSDana Myers  */
14288fc7923fSDana Myers static void
14298fc7923fSDana Myers populate_bus_res(uchar_t bus)
14308fc7923fSDana Myers {
14318fc7923fSDana Myers 
14328fc7923fSDana Myers 	/* scan BIOS structures */
14332f283da5SDan Mick 	pci_bus_res[bus].pmem_avail = find_bus_res(bus, PREFETCH_TYPE);
14342f283da5SDan Mick 	pci_bus_res[bus].mem_avail = find_bus_res(bus, MEM_TYPE);
14352f283da5SDan Mick 	pci_bus_res[bus].io_avail = find_bus_res(bus, IO_TYPE);
14362f283da5SDan Mick 	pci_bus_res[bus].bus_avail = find_bus_res(bus, BUSRANGE_TYPE);
14378fc7923fSDana Myers 
14386b57bdc9SDana Myers 	/*
14396b57bdc9SDana Myers 	 * attempt to initialize sub_bus from the largest range-end
14402f283da5SDan Mick 	 * in the bus_avail list
14416b57bdc9SDana Myers 	 */
14422f283da5SDan Mick 	if (pci_bus_res[bus].bus_avail != NULL) {
14436b57bdc9SDana Myers 		struct memlist *entry;
14446b57bdc9SDana Myers 		int current;
14456b57bdc9SDana Myers 
14462f283da5SDan Mick 		entry = pci_bus_res[bus].bus_avail;
14476b57bdc9SDana Myers 		while (entry != NULL) {
144856f33205SJonathan Adams 			current = entry->ml_address + entry->ml_size - 1;
14496b57bdc9SDana Myers 			if (current > pci_bus_res[bus].sub_bus)
14506b57bdc9SDana Myers 				pci_bus_res[bus].sub_bus = current;
145156f33205SJonathan Adams 			entry = entry->ml_next;
14526b57bdc9SDana Myers 		}
14536b57bdc9SDana Myers 	}
14546b57bdc9SDana Myers 
14558fc7923fSDana Myers 	if (bus == 0) {
14568fc7923fSDana Myers 		/*
14578fc7923fSDana Myers 		 * Special treatment of bus 0:
14588fc7923fSDana Myers 		 * If no IO/MEM resource from ACPI/MPSPEC/HRT, copy
14598fc7923fSDana Myers 		 * pcimem from boot and make I/O space the entire range
14606b57bdc9SDana Myers 		 * starting at 0x100.
14618fc7923fSDana Myers 		 */
14622f283da5SDan Mick 		if (pci_bus_res[0].mem_avail == NULL)
14632f283da5SDan Mick 			pci_bus_res[0].mem_avail =
14648fc7923fSDana Myers 			    memlist_dup(bootops->boot_mem->pcimem);
14658fc7923fSDana Myers 		/* Exclude 0x00 to 0xff of the I/O space, used by all PCs */
14662f283da5SDan Mick 		if (pci_bus_res[0].io_avail == NULL)
14672f283da5SDan Mick 			memlist_insert(&pci_bus_res[0].io_avail, 0x100, 0xffff);
14687c478bd9Sstevel@tonic-gate 	}
14698fc7923fSDana Myers 
14708fc7923fSDana Myers 	/*
14718fc7923fSDana Myers 	 * Create 'ranges' property here before any resources are
14728fc7923fSDana Myers 	 * removed from the resource lists
14738fc7923fSDana Myers 	 */
14748fc7923fSDana Myers 	add_ranges_prop(bus, 0);
14757c478bd9Sstevel@tonic-gate }
14767c478bd9Sstevel@tonic-gate 
14778fc7923fSDana Myers 
14787c478bd9Sstevel@tonic-gate /*
14797c478bd9Sstevel@tonic-gate  * Create top-level bus dips, i.e. /pci@0,0, /pci@1,0...
14807c478bd9Sstevel@tonic-gate  */
14817c478bd9Sstevel@tonic-gate static void
14827c478bd9Sstevel@tonic-gate create_root_bus_dip(uchar_t bus)
14837c478bd9Sstevel@tonic-gate {
14847c478bd9Sstevel@tonic-gate 	int pci_regs[] = {0, 0, 0};
14857c478bd9Sstevel@tonic-gate 	dev_info_t *dip;
14867c478bd9Sstevel@tonic-gate 
14877c478bd9Sstevel@tonic-gate 	ASSERT(pci_bus_res[bus].par_bus == (uchar_t)-1);
14887c478bd9Sstevel@tonic-gate 
148905f867c3Sgs 	num_root_bus++;
14907c478bd9Sstevel@tonic-gate 	ndi_devi_alloc_sleep(ddi_root_node(), "pci",
1491fa9e4066Sahrens 	    (pnode_t)DEVI_SID_NODEID, &dip);
14927c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
14937c478bd9Sstevel@tonic-gate 	    "#address-cells", 3);
14947c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
14957c478bd9Sstevel@tonic-gate 	    "#size-cells", 2);
14967c478bd9Sstevel@tonic-gate 	pci_regs[0] = pci_bus_res[bus].root_addr;
14977c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
14987c478bd9Sstevel@tonic-gate 	    "reg", (int *)pci_regs, 3);
14997c478bd9Sstevel@tonic-gate 
150070025d76Sjohnny 	/*
150170025d76Sjohnny 	 * If system has PCIe bus, then create different properties
150270025d76Sjohnny 	 */
150370025d76Sjohnny 	if (create_pcie_root_bus(bus, dip) == B_FALSE)
150470025d76Sjohnny 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
150570025d76Sjohnny 		    "device_type", "pci");
150670025d76Sjohnny 
15077c478bd9Sstevel@tonic-gate 	(void) ndi_devi_bind_driver(dip, 0);
15087c478bd9Sstevel@tonic-gate 	pci_bus_res[bus].dip = dip;
15097c478bd9Sstevel@tonic-gate }
15107c478bd9Sstevel@tonic-gate 
15117c478bd9Sstevel@tonic-gate /*
15127c478bd9Sstevel@tonic-gate  * For any fixed configuration (often compatability) pci devices
15137c478bd9Sstevel@tonic-gate  * and those with their own expansion rom, create device nodes
15147c478bd9Sstevel@tonic-gate  * to hold the already configured device details.
15157c478bd9Sstevel@tonic-gate  */
15167c478bd9Sstevel@tonic-gate void
15177c478bd9Sstevel@tonic-gate enumerate_bus_devs(uchar_t bus, int config_op)
15187c478bd9Sstevel@tonic-gate {
15197c478bd9Sstevel@tonic-gate 	uchar_t dev, func, nfunc, header;
15207c478bd9Sstevel@tonic-gate 	ushort_t venid;
152105f867c3Sgs 	struct pci_devfunc *devlist = NULL, *entry;
15227c478bd9Sstevel@tonic-gate 
15237c478bd9Sstevel@tonic-gate 	if (config_op == CONFIG_NEW) {
15247c478bd9Sstevel@tonic-gate 		dcmn_err(CE_NOTE, "configuring pci bus 0x%x", bus);
1525bd87be88Ssethg 	} else if (config_op == CONFIG_FIX) {
1526bd87be88Ssethg 		dcmn_err(CE_NOTE, "fixing devices on pci bus 0x%x", bus);
15277c478bd9Sstevel@tonic-gate 	} else
15287c478bd9Sstevel@tonic-gate 		dcmn_err(CE_NOTE, "enumerating pci bus 0x%x", bus);
15297c478bd9Sstevel@tonic-gate 
15308fc7923fSDana Myers 	if (config_op == CONFIG_NEW) {
15318fc7923fSDana Myers 		devlist = (struct pci_devfunc *)pci_bus_res[bus].privdata;
15328fc7923fSDana Myers 		while (devlist) {
15338fc7923fSDana Myers 			entry = devlist;
15348fc7923fSDana Myers 			devlist = entry->next;
15358fc7923fSDana Myers 			if (entry->reprogram ||
15368fc7923fSDana Myers 			    pci_bus_res[bus].io_reprogram ||
15378fc7923fSDana Myers 			    pci_bus_res[bus].mem_reprogram) {
15388fc7923fSDana Myers 				/* reprogram device(s) */
15398fc7923fSDana Myers 				(void) add_reg_props(entry->dip, bus,
15408fc7923fSDana Myers 				    entry->dev, entry->func, CONFIG_NEW, 0);
15418fc7923fSDana Myers 			}
15428fc7923fSDana Myers 			kmem_free(entry, sizeof (*entry));
15438fc7923fSDana Myers 		}
15448fc7923fSDana Myers 		pci_bus_res[bus].privdata = NULL;
15458fc7923fSDana Myers 		return;
15468fc7923fSDana Myers 	}
15478fc7923fSDana Myers 
15487c478bd9Sstevel@tonic-gate 	for (dev = 0; dev < max_dev_pci; dev++) {
15497c478bd9Sstevel@tonic-gate 		nfunc = 1;
15507c478bd9Sstevel@tonic-gate 		for (func = 0; func < nfunc; func++) {
15517c478bd9Sstevel@tonic-gate 
15527c478bd9Sstevel@tonic-gate 			dcmn_err(CE_NOTE, "probing dev 0x%x, func 0x%x",
15537c478bd9Sstevel@tonic-gate 			    dev, func);
15547c478bd9Sstevel@tonic-gate 
15557c478bd9Sstevel@tonic-gate 			venid = pci_getw(bus, dev, func, PCI_CONF_VENID);
1556bd87be88Ssethg 
15577c478bd9Sstevel@tonic-gate 			if ((venid == 0xffff) || (venid == 0)) {
15587c478bd9Sstevel@tonic-gate 				/* no function at this address */
15597c478bd9Sstevel@tonic-gate 				continue;
15607c478bd9Sstevel@tonic-gate 			}
15617c478bd9Sstevel@tonic-gate 
15627c478bd9Sstevel@tonic-gate 			header = pci_getb(bus, dev, func, PCI_CONF_HEADER);
15637c478bd9Sstevel@tonic-gate 			if (header == 0xff) {
15647c478bd9Sstevel@tonic-gate 				continue; /* illegal value */
15657c478bd9Sstevel@tonic-gate 			}
15667c478bd9Sstevel@tonic-gate 
15677c478bd9Sstevel@tonic-gate 			/*
15687c478bd9Sstevel@tonic-gate 			 * according to some mail from Microsoft posted
15697c478bd9Sstevel@tonic-gate 			 * to the pci-drivers alias, their only requirement
15707c478bd9Sstevel@tonic-gate 			 * for a multifunction device is for the 1st
15717c478bd9Sstevel@tonic-gate 			 * function to have to PCI_HEADER_MULTI bit set.
15727c478bd9Sstevel@tonic-gate 			 */
15737c478bd9Sstevel@tonic-gate 			if ((func == 0) && (header & PCI_HEADER_MULTI)) {
15747c478bd9Sstevel@tonic-gate 				nfunc = 8;
15757c478bd9Sstevel@tonic-gate 			}
157646e9e839Smyers 
157705f867c3Sgs 			if (config_op == CONFIG_FIX ||
157805f867c3Sgs 			    config_op == CONFIG_INFO) {
1579ebf3afa8Sdmick 				/*
1580ebf3afa8Sdmick 				 * Create the node, unconditionally, on the
1581ebf3afa8Sdmick 				 * first pass only.  It may still need
1582ebf3afa8Sdmick 				 * resource assignment, which will be
1583ebf3afa8Sdmick 				 * done on the second, CONFIG_NEW, pass.
1584ebf3afa8Sdmick 				 */
158505f867c3Sgs 				process_devfunc(bus, dev, func, header,
1586ebf3afa8Sdmick 				    venid, config_op);
1587db063408Sdmick 
15887c478bd9Sstevel@tonic-gate 			}
15897c478bd9Sstevel@tonic-gate 		}
15907c478bd9Sstevel@tonic-gate 	}
15917c478bd9Sstevel@tonic-gate 
15928fc7923fSDana Myers 	/* percolate bus used resources up through parents to root */
15938fc7923fSDana Myers 	if (config_op == CONFIG_INFO) {
15948fc7923fSDana Myers 		int	par_bus;
15958fc7923fSDana Myers 
15968fc7923fSDana Myers 		par_bus = pci_bus_res[bus].par_bus;
15978fc7923fSDana Myers 		while (par_bus != (uchar_t)-1) {
1598ffa17327SGuoli Shu 			pci_bus_res[par_bus].io_size +=
1599ffa17327SGuoli Shu 			    pci_bus_res[bus].io_size;
1600ffa17327SGuoli Shu 			pci_bus_res[par_bus].mem_size +=
1601ffa17327SGuoli Shu 			    pci_bus_res[bus].mem_size;
16028fc7923fSDana Myers 
16032f283da5SDan Mick 			if (pci_bus_res[bus].io_used)
16042f283da5SDan Mick 				memlist_merge(&pci_bus_res[bus].io_used,
16052f283da5SDan Mick 				    &pci_bus_res[par_bus].io_used);
16068fc7923fSDana Myers 
16072f283da5SDan Mick 			if (pci_bus_res[bus].mem_used)
16082f283da5SDan Mick 				memlist_merge(&pci_bus_res[bus].mem_used,
16092f283da5SDan Mick 				    &pci_bus_res[par_bus].mem_used);
16108fc7923fSDana Myers 
16112f283da5SDan Mick 			if (pci_bus_res[bus].pmem_used)
16122f283da5SDan Mick 				memlist_merge(&pci_bus_res[bus].pmem_used,
16132f283da5SDan Mick 				    &pci_bus_res[par_bus].pmem_used);
16148fc7923fSDana Myers 
16152f283da5SDan Mick 			bus = par_bus;
16168fc7923fSDana Myers 			par_bus = pci_bus_res[par_bus].par_bus;
16177c478bd9Sstevel@tonic-gate 		}
16187c478bd9Sstevel@tonic-gate 	}
16197c478bd9Sstevel@tonic-gate }
16207c478bd9Sstevel@tonic-gate 
16217c478bd9Sstevel@tonic-gate static int
16227c478bd9Sstevel@tonic-gate check_pciide_prop(uchar_t revid, ushort_t venid, ushort_t devid,
16237c478bd9Sstevel@tonic-gate     ushort_t subvenid, ushort_t subdevid)
16247c478bd9Sstevel@tonic-gate {
16257c478bd9Sstevel@tonic-gate 	static int prop_exist = -1;
16267c478bd9Sstevel@tonic-gate 	static char *pciide_str;
16277c478bd9Sstevel@tonic-gate 	char compat[32];
16287c478bd9Sstevel@tonic-gate 
16297c478bd9Sstevel@tonic-gate 	if (prop_exist == -1) {
16307c478bd9Sstevel@tonic-gate 		prop_exist = (ddi_prop_lookup_string(DDI_DEV_T_ANY,
16317c478bd9Sstevel@tonic-gate 		    ddi_root_node(), DDI_PROP_DONTPASS, "pci-ide",
16327c478bd9Sstevel@tonic-gate 		    &pciide_str) == DDI_SUCCESS);
16337c478bd9Sstevel@tonic-gate 	}
16347c478bd9Sstevel@tonic-gate 
16357c478bd9Sstevel@tonic-gate 	if (!prop_exist)
16367c478bd9Sstevel@tonic-gate 		return (0);
16377c478bd9Sstevel@tonic-gate 
16387c478bd9Sstevel@tonic-gate 	/* compare property value against various forms of compatible */
16397c478bd9Sstevel@tonic-gate 	if (subvenid) {
16407c478bd9Sstevel@tonic-gate 		(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x.%x",
16417c478bd9Sstevel@tonic-gate 		    venid, devid, subvenid, subdevid, revid);
16427c478bd9Sstevel@tonic-gate 		if (strcmp(pciide_str, compat) == 0)
16437c478bd9Sstevel@tonic-gate 			return (1);
16447c478bd9Sstevel@tonic-gate 
16457c478bd9Sstevel@tonic-gate 		(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x.%x",
16467c478bd9Sstevel@tonic-gate 		    venid, devid, subvenid, subdevid);
16477c478bd9Sstevel@tonic-gate 		if (strcmp(pciide_str, compat) == 0)
16487c478bd9Sstevel@tonic-gate 			return (1);
16497c478bd9Sstevel@tonic-gate 
16507c478bd9Sstevel@tonic-gate 		(void) snprintf(compat, sizeof (compat), "pci%x,%x",
16517c478bd9Sstevel@tonic-gate 		    subvenid, subdevid);
16527c478bd9Sstevel@tonic-gate 		if (strcmp(pciide_str, compat) == 0)
16537c478bd9Sstevel@tonic-gate 			return (1);
16547c478bd9Sstevel@tonic-gate 	}
16557c478bd9Sstevel@tonic-gate 	(void) snprintf(compat, sizeof (compat), "pci%x,%x.%x",
16567c478bd9Sstevel@tonic-gate 	    venid, devid, revid);
16577c478bd9Sstevel@tonic-gate 	if (strcmp(pciide_str, compat) == 0)
16587c478bd9Sstevel@tonic-gate 		return (1);
16597c478bd9Sstevel@tonic-gate 
16607c478bd9Sstevel@tonic-gate 	(void) snprintf(compat, sizeof (compat), "pci%x,%x", venid, devid);
16617c478bd9Sstevel@tonic-gate 	if (strcmp(pciide_str, compat) == 0)
16627c478bd9Sstevel@tonic-gate 		return (1);
16637c478bd9Sstevel@tonic-gate 
16647c478bd9Sstevel@tonic-gate 	return (0);
16657c478bd9Sstevel@tonic-gate }
16667c478bd9Sstevel@tonic-gate 
16677c478bd9Sstevel@tonic-gate static int
16687c478bd9Sstevel@tonic-gate is_pciide(uchar_t basecl, uchar_t subcl, uchar_t revid,
16697c478bd9Sstevel@tonic-gate     ushort_t venid, ushort_t devid, ushort_t subvenid, ushort_t subdevid)
16707c478bd9Sstevel@tonic-gate {
16717c478bd9Sstevel@tonic-gate 	struct ide_table {	/* table for PCI_MASS_OTHER */
16727c478bd9Sstevel@tonic-gate 		ushort_t venid;
16737c478bd9Sstevel@tonic-gate 		ushort_t devid;
16747c478bd9Sstevel@tonic-gate 	} *entry;
16757c478bd9Sstevel@tonic-gate 
1676334edc48Sml 	/* XXX SATA and other devices: need a way to add dynamically */
16777c478bd9Sstevel@tonic-gate 	static struct ide_table ide_other[] = {
16787c478bd9Sstevel@tonic-gate 		{0x1095, 0x3112},
16797c478bd9Sstevel@tonic-gate 		{0x1095, 0x3114},
16807c478bd9Sstevel@tonic-gate 		{0x1095, 0x3512},
1681d01a0451Stt 		{0x1095, 0x680},	/* Sil0680 */
1682334edc48Sml 		{0x1283, 0x8211},	/* ITE 8211F is subcl PCI_MASS_OTHER */
16837c478bd9Sstevel@tonic-gate 		{0, 0}
16847c478bd9Sstevel@tonic-gate 	};
16857c478bd9Sstevel@tonic-gate 
16867c478bd9Sstevel@tonic-gate 	if (basecl != PCI_CLASS_MASS)
16877c478bd9Sstevel@tonic-gate 		return (0);
16887c478bd9Sstevel@tonic-gate 
16897c478bd9Sstevel@tonic-gate 	if (subcl == PCI_MASS_IDE) {
16907c478bd9Sstevel@tonic-gate 		return (1);
16917c478bd9Sstevel@tonic-gate 	}
16927c478bd9Sstevel@tonic-gate 
1693d01a0451Stt 	if (check_pciide_prop(revid, venid, devid, subvenid, subdevid))
1694d01a0451Stt 		return (1);
1695d01a0451Stt 
16967c478bd9Sstevel@tonic-gate 	if (subcl != PCI_MASS_OTHER && subcl != PCI_MASS_SATA) {
16977c478bd9Sstevel@tonic-gate 		return (0);
16987c478bd9Sstevel@tonic-gate 	}
16997c478bd9Sstevel@tonic-gate 
17007c478bd9Sstevel@tonic-gate 	entry = &ide_other[0];
17017c478bd9Sstevel@tonic-gate 	while (entry->venid) {
17027c478bd9Sstevel@tonic-gate 		if (entry->venid == venid && entry->devid == devid)
17037c478bd9Sstevel@tonic-gate 			return (1);
17047c478bd9Sstevel@tonic-gate 		entry++;
17057c478bd9Sstevel@tonic-gate 	}
1706d01a0451Stt 	return (0);
17077c478bd9Sstevel@tonic-gate }
17087c478bd9Sstevel@tonic-gate 
17097c478bd9Sstevel@tonic-gate static int
17107c478bd9Sstevel@tonic-gate is_display(uint_t classcode)
17117c478bd9Sstevel@tonic-gate {
17127c478bd9Sstevel@tonic-gate 	static uint_t disp_classes[] = {
17137c478bd9Sstevel@tonic-gate 		0x000100,
17147c478bd9Sstevel@tonic-gate 		0x030000,
17157c478bd9Sstevel@tonic-gate 		0x030001
17167c478bd9Sstevel@tonic-gate 	};
17177c478bd9Sstevel@tonic-gate 	int i, nclasses = sizeof (disp_classes) / sizeof (uint_t);
17187c478bd9Sstevel@tonic-gate 
17197c478bd9Sstevel@tonic-gate 	for (i = 0; i < nclasses; i++) {
17207c478bd9Sstevel@tonic-gate 		if (classcode == disp_classes[i])
17217c478bd9Sstevel@tonic-gate 			return (1);
17227c478bd9Sstevel@tonic-gate 	}
17237c478bd9Sstevel@tonic-gate 	return (0);
17247c478bd9Sstevel@tonic-gate }
17257c478bd9Sstevel@tonic-gate 
1726bd87be88Ssethg static void
1727bd87be88Ssethg add_undofix_entry(uint8_t bus, uint8_t dev, uint8_t fn,
1728bd87be88Ssethg     void (*undofn)(uint8_t, uint8_t, uint8_t))
1729bd87be88Ssethg {
1730bd87be88Ssethg 	struct pci_fixundo *newundo;
1731bd87be88Ssethg 
1732bd87be88Ssethg 	newundo = kmem_alloc(sizeof (struct pci_fixundo), KM_SLEEP);
1733bd87be88Ssethg 
1734bd87be88Ssethg 	/*
1735bd87be88Ssethg 	 * Adding an item to this list means that we must turn its NMIENABLE
1736bd87be88Ssethg 	 * bit back on at a later time.
1737bd87be88Ssethg 	 */
1738bd87be88Ssethg 	newundo->bus = bus;
1739bd87be88Ssethg 	newundo->dev = dev;
1740bd87be88Ssethg 	newundo->fn = fn;
1741bd87be88Ssethg 	newundo->undofn = undofn;
1742bd87be88Ssethg 	newundo->next = undolist;
1743bd87be88Ssethg 
1744bd87be88Ssethg 	/* add to the undo list in LIFO order */
1745bd87be88Ssethg 	undolist = newundo;
1746bd87be88Ssethg }
1747bd87be88Ssethg 
1748bd87be88Ssethg void
1749bd87be88Ssethg add_pci_fixes(void)
1750bd87be88Ssethg {
1751bd87be88Ssethg 	int i;
1752bd87be88Ssethg 
175347310cedSDana Myers 	for (i = 0; i <= pci_bios_maxbus; i++) {
1754bd87be88Ssethg 		/*
1755bd87be88Ssethg 		 * For each bus, apply needed fixes to the appropriate devices.
1756bd87be88Ssethg 		 * This must be done before the main enumeration loop because
1757bd87be88Ssethg 		 * some fixes must be applied to devices normally encountered
1758bd87be88Ssethg 		 * later in the pci scan (e.g. if a fix to device 7 must be
1759bd87be88Ssethg 		 * applied before scanning device 6, applying fixes in the
1760bd87be88Ssethg 		 * normal enumeration loop would obviously be too late).
1761bd87be88Ssethg 		 */
1762bd87be88Ssethg 		enumerate_bus_devs(i, CONFIG_FIX);
1763bd87be88Ssethg 	}
1764bd87be88Ssethg }
1765bd87be88Ssethg 
1766bd87be88Ssethg void
1767bd87be88Ssethg undo_pci_fixes(void)
1768bd87be88Ssethg {
1769bd87be88Ssethg 	struct pci_fixundo *nextundo;
1770bd87be88Ssethg 	uint8_t bus, dev, fn;
1771bd87be88Ssethg 
1772bd87be88Ssethg 	/*
1773bd87be88Ssethg 	 * All fixes in the undo list are performed unconditionally.  Future
1774bd87be88Ssethg 	 * fixes may require selective undo.
1775bd87be88Ssethg 	 */
1776bd87be88Ssethg 	while (undolist != NULL) {
1777bd87be88Ssethg 
1778bd87be88Ssethg 		bus = undolist->bus;
1779bd87be88Ssethg 		dev = undolist->dev;
1780bd87be88Ssethg 		fn = undolist->fn;
1781bd87be88Ssethg 
1782bd87be88Ssethg 		(*(undolist->undofn))(bus, dev, fn);
1783bd87be88Ssethg 
1784bd87be88Ssethg 		nextundo = undolist->next;
1785bd87be88Ssethg 		kmem_free(undolist, sizeof (struct pci_fixundo));
1786bd87be88Ssethg 		undolist = nextundo;
1787bd87be88Ssethg 	}
1788bd87be88Ssethg }
1789bd87be88Ssethg 
1790bd87be88Ssethg static void
1791bd87be88Ssethg undo_amd8111_pci_fix(uint8_t bus, uint8_t dev, uint8_t fn)
1792bd87be88Ssethg {
1793bd87be88Ssethg 	uint8_t val8;
1794bd87be88Ssethg 
1795bd87be88Ssethg 	val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
1796bd87be88Ssethg 	/*
1797bd87be88Ssethg 	 * The NMIONERR bit is turned back on to allow the SMM BIOS
1798bd87be88Ssethg 	 * to handle more critical PCI errors (e.g. PERR#).
1799bd87be88Ssethg 	 */
1800bd87be88Ssethg 	val8 |= AMD8111_ENABLENMI;
1801bd87be88Ssethg 	pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
1802bd87be88Ssethg }
1803bd87be88Ssethg 
1804bd87be88Ssethg static void
1805bd87be88Ssethg pci_fix_amd8111(uint8_t bus, uint8_t dev, uint8_t fn)
1806bd87be88Ssethg {
1807bd87be88Ssethg 	uint8_t val8;
1808bd87be88Ssethg 
1809bd87be88Ssethg 	val8 = pci_getb(bus, dev, fn, LPC_IO_CONTROL_REG_1);
1810bd87be88Ssethg 
1811bd87be88Ssethg 	if ((val8 & AMD8111_ENABLENMI) == 0)
1812bd87be88Ssethg 		return;
1813bd87be88Ssethg 
1814bd87be88Ssethg 	/*
1815bd87be88Ssethg 	 * We reset NMIONERR in the LPC because master-abort on the PCI
1816bd87be88Ssethg 	 * bridge side of the 8111 will cause NMI, which might cause SMI,
1817bd87be88Ssethg 	 * which sometimes prevents all devices from being enumerated.
1818bd87be88Ssethg 	 */
1819bd87be88Ssethg 	val8 &= ~AMD8111_ENABLENMI;
1820bd87be88Ssethg 
1821bd87be88Ssethg 	pci_putb(bus, dev, fn, LPC_IO_CONTROL_REG_1, val8);
1822bd87be88Ssethg 
1823bd87be88Ssethg 	add_undofix_entry(bus, dev, fn, undo_amd8111_pci_fix);
1824bd87be88Ssethg }
1825bd87be88Ssethg 
1826c8711d4dSgs static void
1827c8711d4dSgs set_devpm_d0(uchar_t bus, uchar_t dev, uchar_t func)
1828c8711d4dSgs {
1829c8711d4dSgs 	uint16_t status;
1830c8711d4dSgs 	uint8_t header;
1831c8711d4dSgs 	uint8_t cap_ptr;
1832c8711d4dSgs 	uint8_t cap_id;
1833c8711d4dSgs 	uint16_t pmcsr;
1834c8711d4dSgs 
1835c8711d4dSgs 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
1836c8711d4dSgs 	if (!(status & PCI_STAT_CAP))
1837c8711d4dSgs 		return;	/* No capabilities list */
1838c8711d4dSgs 
1839c8711d4dSgs 	header = pci_getb(bus, dev, func, PCI_CONF_HEADER) & PCI_HEADER_TYPE_M;
1840c8711d4dSgs 	if (header == PCI_HEADER_CARDBUS)
1841fb66942fSCasper H.S. Dik 		cap_ptr = pci_getb(bus, dev, func, PCI_CBUS_CAP_PTR);
1842c8711d4dSgs 	else
1843c8711d4dSgs 		cap_ptr = pci_getb(bus, dev, func, PCI_CONF_CAP_PTR);
1844c8711d4dSgs 	/*
1845c8711d4dSgs 	 * Walk the capabilities list searching for a PM entry.
1846c8711d4dSgs 	 */
1847c8711d4dSgs 	while (cap_ptr != PCI_CAP_NEXT_PTR_NULL && cap_ptr >= PCI_CAP_PTR_OFF) {
1848c8711d4dSgs 		cap_ptr &= PCI_CAP_PTR_MASK;
1849c8711d4dSgs 		cap_id = pci_getb(bus, dev, func, cap_ptr + PCI_CAP_ID);
1850c8711d4dSgs 		if (cap_id == PCI_CAP_ID_PM) {
1851c8711d4dSgs 			pmcsr = pci_getw(bus, dev, func, cap_ptr + PCI_PMCSR);
1852c8711d4dSgs 			pmcsr &= ~(PCI_PMCSR_STATE_MASK);
1853c8711d4dSgs 			pmcsr |= PCI_PMCSR_D0; /* D0 state */
1854c8711d4dSgs 			pci_putw(bus, dev, func, cap_ptr + PCI_PMCSR, pmcsr);
1855c8711d4dSgs 			break;
1856c8711d4dSgs 		}
1857c8711d4dSgs 		cap_ptr = pci_getb(bus, dev, func, cap_ptr + PCI_CAP_NEXT_PTR);
1858c8711d4dSgs 	}
1859c8711d4dSgs 
1860c8711d4dSgs }
1861c8711d4dSgs 
186278323854SJudy Chen #define	is_isa(bc, sc)	\
186378323854SJudy Chen 	(((bc) == PCI_CLASS_BRIDGE) && ((sc) == PCI_BRIDGE_ISA))
186478323854SJudy Chen 
186505f867c3Sgs static void
1866bd87be88Ssethg process_devfunc(uchar_t bus, uchar_t dev, uchar_t func, uchar_t header,
18677c478bd9Sstevel@tonic-gate     ushort_t vendorid, int config_op)
18687c478bd9Sstevel@tonic-gate {
18697c478bd9Sstevel@tonic-gate 	char nodename[32], unitaddr[5];
18707c478bd9Sstevel@tonic-gate 	dev_info_t *dip;
1871c8589f13Ssethg 	uchar_t basecl, subcl, progcl, intr, revid;
18727c478bd9Sstevel@tonic-gate 	ushort_t subvenid, subdevid, status;
187370025d76Sjohnny 	ushort_t slot_num;
18747c478bd9Sstevel@tonic-gate 	uint_t classcode, revclass;
18758d483882Smlf 	int reprogram = 0, pciide = 0;
18767c478bd9Sstevel@tonic-gate 	int power[2] = {1, 1};
187770025d76Sjohnny 	int pciex = 0;
187870025d76Sjohnny 	ushort_t is_pci_bridge = 0;
187905f867c3Sgs 	struct pci_devfunc *devlist = NULL, *entry = NULL;
188094f1124eSVikram Hegde 	gfx_entry_t *gfxp;
1881c0da6274SZhi-Jun Robin Fu 	pcie_req_id_t bdf;
18827c478bd9Sstevel@tonic-gate 
18837c478bd9Sstevel@tonic-gate 	ushort_t deviceid = pci_getw(bus, dev, func, PCI_CONF_DEVID);
18847c478bd9Sstevel@tonic-gate 
18857c478bd9Sstevel@tonic-gate 	switch (header & PCI_HEADER_TYPE_M) {
18867c478bd9Sstevel@tonic-gate 	case PCI_HEADER_ZERO:
18877c478bd9Sstevel@tonic-gate 		subvenid = pci_getw(bus, dev, func, PCI_CONF_SUBVENID);
18887c478bd9Sstevel@tonic-gate 		subdevid = pci_getw(bus, dev, func, PCI_CONF_SUBSYSID);
18897c478bd9Sstevel@tonic-gate 		break;
18907c478bd9Sstevel@tonic-gate 	case PCI_HEADER_CARDBUS:
18917c478bd9Sstevel@tonic-gate 		subvenid = pci_getw(bus, dev, func, PCI_CBUS_SUBVENID);
18927c478bd9Sstevel@tonic-gate 		subdevid = pci_getw(bus, dev, func, PCI_CBUS_SUBSYSID);
189305f867c3Sgs 		/* Record the # of cardbus bridges found on the bus */
189405f867c3Sgs 		if (config_op == CONFIG_INFO)
189505f867c3Sgs 			pci_bus_res[bus].num_cbb++;
18967c478bd9Sstevel@tonic-gate 		break;
18977c478bd9Sstevel@tonic-gate 	default:
18987c478bd9Sstevel@tonic-gate 		subvenid = 0;
18997c478bd9Sstevel@tonic-gate 		subdevid = 0;
19007c478bd9Sstevel@tonic-gate 		break;
19017c478bd9Sstevel@tonic-gate 	}
19027c478bd9Sstevel@tonic-gate 
1903bd87be88Ssethg 	if (config_op == CONFIG_FIX) {
1904bd87be88Ssethg 		if (vendorid == VENID_AMD && deviceid == DEVID_AMD8111_LPC) {
1905bd87be88Ssethg 			pci_fix_amd8111(bus, dev, func);
1906bd87be88Ssethg 		}
190705f867c3Sgs 		return;
1908bd87be88Ssethg 	}
1909bd87be88Ssethg 
19107c478bd9Sstevel@tonic-gate 	/* XXX should be use generic names? derive from class? */
19117c478bd9Sstevel@tonic-gate 	revclass = pci_getl(bus, dev, func, PCI_CONF_REVID);
19127c478bd9Sstevel@tonic-gate 	classcode = revclass >> 8;
19137c478bd9Sstevel@tonic-gate 	revid = revclass & 0xff;
19147c478bd9Sstevel@tonic-gate 
19157c478bd9Sstevel@tonic-gate 	/* figure out if this is pci-ide */
19167c478bd9Sstevel@tonic-gate 	basecl = classcode >> 16;
19177c478bd9Sstevel@tonic-gate 	subcl = (classcode >> 8) & 0xff;
1918c8589f13Ssethg 	progcl = classcode & 0xff;
19197c478bd9Sstevel@tonic-gate 
19208d483882Smlf 
19218d483882Smlf 	if (is_display(classcode))
19227c478bd9Sstevel@tonic-gate 		(void) snprintf(nodename, sizeof (nodename), "display");
192378323854SJudy Chen 	else if (!pseudo_isa && is_isa(basecl, subcl))
192478323854SJudy Chen 		(void) snprintf(nodename, sizeof (nodename), "isa");
19257c478bd9Sstevel@tonic-gate 	else if (subvenid != 0)
19267c478bd9Sstevel@tonic-gate 		(void) snprintf(nodename, sizeof (nodename),
19277c478bd9Sstevel@tonic-gate 		    "pci%x,%x", subvenid, subdevid);
19287c478bd9Sstevel@tonic-gate 	else
19297c478bd9Sstevel@tonic-gate 		(void) snprintf(nodename, sizeof (nodename),
19307c478bd9Sstevel@tonic-gate 		    "pci%x,%x", vendorid, deviceid);
19317c478bd9Sstevel@tonic-gate 
19327c478bd9Sstevel@tonic-gate 	/* make sure parent bus dip has been created */
19338fc7923fSDana Myers 	if (pci_bus_res[bus].dip == NULL)
19347c478bd9Sstevel@tonic-gate 		create_root_bus_dip(bus);
19357c478bd9Sstevel@tonic-gate 
19367c478bd9Sstevel@tonic-gate 	ndi_devi_alloc_sleep(pci_bus_res[bus].dip, nodename,
19377c478bd9Sstevel@tonic-gate 	    DEVI_SID_NODEID, &dip);
19387c478bd9Sstevel@tonic-gate 
193900d0963fSdilpreet 	if (check_if_device_is_pciex(dip, bus, dev, func, &slot_num,
194000d0963fSdilpreet 	    &is_pci_bridge) == B_TRUE)
194100d0963fSdilpreet 		pciex = 1;
194200d0963fSdilpreet 
1943c0da6274SZhi-Jun Robin Fu 	bdf = PCI_GETBDF(bus, dev, func);
1944c0da6274SZhi-Jun Robin Fu 	/*
1945c0da6274SZhi-Jun Robin Fu 	 * Record BAD AMD bridges which don't support MMIO config access.
1946c0da6274SZhi-Jun Robin Fu 	 */
1947c0da6274SZhi-Jun Robin Fu 	if (IS_BAD_AMD_NTBRIDGE(vendorid, deviceid) ||
1948c0da6274SZhi-Jun Robin Fu 	    IS_AMD_8132_CHIP(vendorid, deviceid)) {
1949c0da6274SZhi-Jun Robin Fu 		uchar_t secbus = 0;
1950c0da6274SZhi-Jun Robin Fu 		uchar_t subbus = 0;
1951c0da6274SZhi-Jun Robin Fu 
1952c0da6274SZhi-Jun Robin Fu 		if ((basecl == PCI_CLASS_BRIDGE) &&
1953c0da6274SZhi-Jun Robin Fu 		    (subcl == PCI_BRIDGE_PCI)) {
1954c0da6274SZhi-Jun Robin Fu 			secbus = pci_getb(bus, dev, func, PCI_BCNF_SECBUS);
1955c0da6274SZhi-Jun Robin Fu 			subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
1956c0da6274SZhi-Jun Robin Fu 		}
1957c0da6274SZhi-Jun Robin Fu 		pci_cfgacc_add_workaround(bdf, secbus, subbus);
1958c0da6274SZhi-Jun Robin Fu 	}
1959c0da6274SZhi-Jun Robin Fu 
196051ac2e32SZhi-Jun Robin Fu 	/*
196151ac2e32SZhi-Jun Robin Fu 	 * Only populate bus_t if this is a PCIE platform, and
196251ac2e32SZhi-Jun Robin Fu 	 * the device is sitting under a PCIE root complex(RC) .
196351ac2e32SZhi-Jun Robin Fu 	 * Some particular machines have both PCIE RC and PCI
196451ac2e32SZhi-Jun Robin Fu 	 * hostbridge, in which case only devices under PCIE RC
196551ac2e32SZhi-Jun Robin Fu 	 * get their bus_t populated.
196651ac2e32SZhi-Jun Robin Fu 	 */
196751ac2e32SZhi-Jun Robin Fu 	if ((mcfg_mem_base != NULL) && (pcie_get_rc_dip(dip) != NULL)) {
1968c0da6274SZhi-Jun Robin Fu 		ck804_fix_aer_ptr(dip, bdf);
1969c0da6274SZhi-Jun Robin Fu 		(void) pcie_init_bus(dip, bdf, PCIE_BUS_INITIAL);
1970c0da6274SZhi-Jun Robin Fu 	}
1971c0da6274SZhi-Jun Robin Fu 
19727c478bd9Sstevel@tonic-gate 	/* add properties */
19737c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "device-id", deviceid);
19747c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "vendor-id", vendorid);
19757c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip, "revision-id", revid);
19767c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
19777c478bd9Sstevel@tonic-gate 	    "class-code", classcode);
19787c478bd9Sstevel@tonic-gate 	if (func == 0)
19797c478bd9Sstevel@tonic-gate 		(void) snprintf(unitaddr, sizeof (unitaddr), "%x", dev);
19807c478bd9Sstevel@tonic-gate 	else
19817c478bd9Sstevel@tonic-gate 		(void) snprintf(unitaddr, sizeof (unitaddr),
19827c478bd9Sstevel@tonic-gate 		    "%x,%x", dev, func);
19837c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
19847c478bd9Sstevel@tonic-gate 	    "unit-address", unitaddr);
19857c478bd9Sstevel@tonic-gate 
1986ebf3afa8Sdmick 	/* add device_type for display nodes */
1987ebf3afa8Sdmick 	if (is_display(classcode)) {
1988ebf3afa8Sdmick 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
1989ebf3afa8Sdmick 		    "device_type", "display");
1990ebf3afa8Sdmick 	}
19917c478bd9Sstevel@tonic-gate 	/* add special stuff for header type */
19927c478bd9Sstevel@tonic-gate 	if ((header & PCI_HEADER_TYPE_M) == PCI_HEADER_ZERO) {
19937c478bd9Sstevel@tonic-gate 		uchar_t mingrant = pci_getb(bus, dev, func, PCI_CONF_MIN_G);
19947c478bd9Sstevel@tonic-gate 		uchar_t maxlatency = pci_getb(bus, dev, func, PCI_CONF_MAX_L);
19957c478bd9Sstevel@tonic-gate 
19967c478bd9Sstevel@tonic-gate 		if (subvenid != 0) {
19977c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
19987c478bd9Sstevel@tonic-gate 			    "subsystem-id", subdevid);
19997c478bd9Sstevel@tonic-gate 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
20007c478bd9Sstevel@tonic-gate 			    "subsystem-vendor-id", subvenid);
20017c478bd9Sstevel@tonic-gate 		}
200270025d76Sjohnny 		if (!pciex)
200370025d76Sjohnny 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
200470025d76Sjohnny 			    "min-grant", mingrant);
200570025d76Sjohnny 		if (!pciex)
200670025d76Sjohnny 			(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
200770025d76Sjohnny 			    "max-latency", maxlatency);
20087c478bd9Sstevel@tonic-gate 	}
20097c478bd9Sstevel@tonic-gate 
20107c478bd9Sstevel@tonic-gate 	/* interrupt, record if not 0 */
20117c478bd9Sstevel@tonic-gate 	intr = pci_getb(bus, dev, func, PCI_CONF_IPIN);
20127c478bd9Sstevel@tonic-gate 	if (intr != 0)
20137c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
20147c478bd9Sstevel@tonic-gate 		    "interrupts", intr);
20157c478bd9Sstevel@tonic-gate 
20167c478bd9Sstevel@tonic-gate 	/*
20177c478bd9Sstevel@tonic-gate 	 * Add support for 133 mhz pci eventually
20187c478bd9Sstevel@tonic-gate 	 */
20197c478bd9Sstevel@tonic-gate 	status = pci_getw(bus, dev, func, PCI_CONF_STAT);
20207c478bd9Sstevel@tonic-gate 
20217c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
20227c478bd9Sstevel@tonic-gate 	    "devsel-speed", (status & PCI_STAT_DEVSELT) >> 9);
202370025d76Sjohnny 	if (!pciex && (status & PCI_STAT_FBBC))
20247c478bd9Sstevel@tonic-gate 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
20257c478bd9Sstevel@tonic-gate 		    "fast-back-to-back");
202670025d76Sjohnny 	if (!pciex && (status & PCI_STAT_66MHZ))
20277c478bd9Sstevel@tonic-gate 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
20287c478bd9Sstevel@tonic-gate 		    "66mhz-capable");
20297c478bd9Sstevel@tonic-gate 	if (status & PCI_STAT_UDF)
20307c478bd9Sstevel@tonic-gate 		(void) ndi_prop_create_boolean(DDI_DEV_T_NONE, dip,
20317c478bd9Sstevel@tonic-gate 		    "udf-supported");
2032d57b3b3dSprasad 	if (pciex && slot_num) {
203370025d76Sjohnny 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
203470025d76Sjohnny 		    "physical-slot#", slot_num);
2035d57b3b3dSprasad 		if (!is_pci_bridge)
2036d57b3b3dSprasad 			pciex_slot_names_prop(dip, slot_num);
2037d57b3b3dSprasad 	}
20387c478bd9Sstevel@tonic-gate 
20397c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
20407c478bd9Sstevel@tonic-gate 	    "power-consumption", power, 2);
20417c478bd9Sstevel@tonic-gate 
2042c8711d4dSgs 	/* Set the device PM state to D0 */
2043c8711d4dSgs 	set_devpm_d0(bus, dev, func);
2044c8711d4dSgs 
204570025d76Sjohnny 	if ((basecl == PCI_CLASS_BRIDGE) && (subcl == PCI_BRIDGE_PCI))
204649fbdd30SErwin T Tsaur 		add_ppb_props(dip, bus, dev, func, pciex, is_pci_bridge);
204705f867c3Sgs 	else {
204805f867c3Sgs 		/*
204905f867c3Sgs 		 * Record the non-PPB devices on the bus for possible
205005f867c3Sgs 		 * reprogramming at 2nd bus enumeration.
205105f867c3Sgs 		 * Note: PPB reprogramming is done in fix_ppb_res()
205205f867c3Sgs 		 */
205305f867c3Sgs 		devlist = (struct pci_devfunc *)pci_bus_res[bus].privdata;
205405f867c3Sgs 		entry = kmem_zalloc(sizeof (*entry), KM_SLEEP);
205505f867c3Sgs 		entry->dip = dip;
205605f867c3Sgs 		entry->dev = dev;
205705f867c3Sgs 		entry->func = func;
205805f867c3Sgs 		entry->next = devlist;
205905f867c3Sgs 		pci_bus_res[bus].privdata = entry;
206005f867c3Sgs 	}
206170025d76Sjohnny 
2062c8589f13Ssethg 	if (config_op == CONFIG_INFO &&
2063c8589f13Ssethg 	    IS_CLASS_IOAPIC(basecl, subcl, progcl)) {
2064c8589f13Ssethg 		create_ioapic_node(bus, dev, func, vendorid, deviceid);
2065c8589f13Ssethg 	}
2066c8589f13Ssethg 
206770025d76Sjohnny 	/* check for ck8-04 based PCI ISA bridge only */
206870025d76Sjohnny 	if (NVIDIA_IS_LPC_BRIDGE(vendorid, deviceid) && (dev == 1) &&
206970025d76Sjohnny 	    (func == 0))
20708a5a0d1eSanish 		add_nvidia_isa_bridge_props(dip, bus, dev, func);
207170025d76Sjohnny 
207270025d76Sjohnny 	if (pciex && is_pci_bridge)
207370025d76Sjohnny 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
207470025d76Sjohnny 		    (char *)"PCIe-PCI bridge");
207570025d76Sjohnny 	else
207670025d76Sjohnny 		add_model_prop(dip, classcode);
20777c478bd9Sstevel@tonic-gate 
20787c478bd9Sstevel@tonic-gate 	add_compatible(dip, subvenid, subdevid, vendorid, deviceid,
207970025d76Sjohnny 	    revid, classcode, pciex);
20808d483882Smlf 
20818d483882Smlf 	/*
20828d483882Smlf 	 * See if this device is a controller that advertises
20838d483882Smlf 	 * itself to be a standard ATA task file controller, or one that
20848d483882Smlf 	 * has been hard coded.
20858d483882Smlf 	 *
20868d483882Smlf 	 * If it is, check if any other higher precedence driver listed in
20878d483882Smlf 	 * driver_aliases will claim the node by calling
20888d483882Smlf 	 * ddi_compatibile_driver_major.  If so, clear pciide and do not
20898d483882Smlf 	 * create a pci-ide node or any other special handling.
20908d483882Smlf 	 *
20918d483882Smlf 	 * If another driver does not bind, set the node name to pci-ide
20928d483882Smlf 	 * and then let the special pci-ide handling for registers and
20938d483882Smlf 	 * child pci-ide nodes proceed below.
20948d483882Smlf 	 */
20958d483882Smlf 	if (is_pciide(basecl, subcl, revid, vendorid, deviceid,
20968d483882Smlf 	    subvenid, subdevid) == 1) {
20978d483882Smlf 		if (ddi_compatible_driver_major(dip, NULL) == (major_t)-1) {
20988d483882Smlf 			(void) ndi_devi_set_nodename(dip, "pci-ide", 0);
20998d483882Smlf 			pciide = 1;
21008d483882Smlf 		}
21018d483882Smlf 	}
21028d483882Smlf 
21037c478bd9Sstevel@tonic-gate 	reprogram = add_reg_props(dip, bus, dev, func, config_op, pciide);
21047c478bd9Sstevel@tonic-gate 	(void) ndi_devi_bind_driver(dip, 0);
21057c478bd9Sstevel@tonic-gate 
21067c478bd9Sstevel@tonic-gate 	/* special handling for pci-ide */
21077c478bd9Sstevel@tonic-gate 	if (pciide) {
21087c478bd9Sstevel@tonic-gate 		dev_info_t *cdip;
21097c478bd9Sstevel@tonic-gate 
21107c478bd9Sstevel@tonic-gate 		/*
21117c478bd9Sstevel@tonic-gate 		 * Create properties specified by P1275 Working Group
21127c478bd9Sstevel@tonic-gate 		 * Proposal #414 Version 1
21137c478bd9Sstevel@tonic-gate 		 */
21147c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
21157c478bd9Sstevel@tonic-gate 		    "device_type", "pci-ide");
21167c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
21177c478bd9Sstevel@tonic-gate 		    "#address-cells", 1);
21187c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
21197c478bd9Sstevel@tonic-gate 		    "#size-cells", 0);
21207c478bd9Sstevel@tonic-gate 
21217c478bd9Sstevel@tonic-gate 		/* allocate two child nodes */
21227c478bd9Sstevel@tonic-gate 		ndi_devi_alloc_sleep(dip, "ide",
2123fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cdip);
21247c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
21257c478bd9Sstevel@tonic-gate 		    "reg", 0);
21267c478bd9Sstevel@tonic-gate 		(void) ndi_devi_bind_driver(cdip, 0);
21277c478bd9Sstevel@tonic-gate 		ndi_devi_alloc_sleep(dip, "ide",
2128fa9e4066Sahrens 		    (pnode_t)DEVI_SID_NODEID, &cdip);
21297c478bd9Sstevel@tonic-gate 		(void) ndi_prop_update_int(DDI_DEV_T_NONE, cdip,
21307c478bd9Sstevel@tonic-gate 		    "reg", 1);
21317c478bd9Sstevel@tonic-gate 		(void) ndi_devi_bind_driver(cdip, 0);
21327c478bd9Sstevel@tonic-gate 
21337c478bd9Sstevel@tonic-gate 		reprogram = 0;	/* don't reprogram pci-ide bridge */
21347c478bd9Sstevel@tonic-gate 	}
21357c478bd9Sstevel@tonic-gate 
21367e301000SVikram Hegde 	if (is_display(classcode)) {
213794f1124eSVikram Hegde 		gfxp = kmem_zalloc(sizeof (*gfxp), KM_SLEEP);
213894f1124eSVikram Hegde 		gfxp->g_dip = dip;
213994f1124eSVikram Hegde 		gfxp->g_prev = NULL;
214094f1124eSVikram Hegde 		gfxp->g_next = gfx_devinfo_list;
214194f1124eSVikram Hegde 		gfx_devinfo_list = gfxp;
214294f1124eSVikram Hegde 		if (gfxp->g_next)
214394f1124eSVikram Hegde 			gfxp->g_next->g_prev = gfxp;
214494f1124eSVikram Hegde 	}
214594f1124eSVikram Hegde 
214678323854SJudy Chen 	/* special handling for isa */
214778323854SJudy Chen 	if (!pseudo_isa && is_isa(basecl, subcl)) {
214878323854SJudy Chen 		/* add device_type */
214978323854SJudy Chen 		(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
215078323854SJudy Chen 		    "device_type", "isa");
215178323854SJudy Chen 	}
215278323854SJudy Chen 
215305f867c3Sgs 	if (reprogram && (entry != NULL))
215405f867c3Sgs 		entry->reprogram = B_TRUE;
21557e301000SVikram Hegde 
21567c478bd9Sstevel@tonic-gate }
21577c478bd9Sstevel@tonic-gate 
2158c2de8625SScott Carter, SD IOSW /*
2159c2de8625SScott Carter, SD IOSW  * Some vendors do not use unique subsystem IDs in their products, which
2160c2de8625SScott Carter, SD IOSW  * makes the use of form 2 compatible names (pciSSSS,ssss) inappropriate.
2161c2de8625SScott Carter, SD IOSW  * Allow for these compatible forms to be excluded on a per-device basis.
2162c2de8625SScott Carter, SD IOSW  */
2163c2de8625SScott Carter, SD IOSW /*ARGSUSED*/
2164c2de8625SScott Carter, SD IOSW static boolean_t
2165c2de8625SScott Carter, SD IOSW subsys_compat_exclude(ushort_t venid, ushort_t devid, ushort_t subvenid,
2166c2de8625SScott Carter, SD IOSW     ushort_t subdevid, uchar_t revid, uint_t classcode)
2167c2de8625SScott Carter, SD IOSW {
2168c2de8625SScott Carter, SD IOSW 	/* Nvidia display adapters */
2169c2de8625SScott Carter, SD IOSW 	if ((venid == 0x10de) && (is_display(classcode)))
2170c2de8625SScott Carter, SD IOSW 		return (B_TRUE);
2171c2de8625SScott Carter, SD IOSW 
2172c2de8625SScott Carter, SD IOSW 	return (B_FALSE);
2173c2de8625SScott Carter, SD IOSW }
2174c2de8625SScott Carter, SD IOSW 
21757c478bd9Sstevel@tonic-gate /*
21767c478bd9Sstevel@tonic-gate  * Set the compatible property to a value compliant with
21777c478bd9Sstevel@tonic-gate  * rev 2.1 of the IEEE1275 PCI binding.
217870025d76Sjohnny  * (Also used for PCI-Express devices).
21797c478bd9Sstevel@tonic-gate  *
21807c478bd9Sstevel@tonic-gate  *   pciVVVV,DDDD.SSSS.ssss.RR	(0)
21817c478bd9Sstevel@tonic-gate  *   pciVVVV,DDDD.SSSS.ssss	(1)
21827c478bd9Sstevel@tonic-gate  *   pciSSSS,ssss		(2)
21837c478bd9Sstevel@tonic-gate  *   pciVVVV,DDDD.RR		(3)
21847c478bd9Sstevel@tonic-gate  *   pciVVVV,DDDD		(4)
21857c478bd9Sstevel@tonic-gate  *   pciclass,CCSSPP		(5)
21867c478bd9Sstevel@tonic-gate  *   pciclass,CCSS		(6)
21877c478bd9Sstevel@tonic-gate  *
21887c478bd9Sstevel@tonic-gate  * The Subsystem (SSSS) forms are not inserted if
21897c478bd9Sstevel@tonic-gate  * subsystem-vendor-id is 0.
21907c478bd9Sstevel@tonic-gate  *
219170025d76Sjohnny  * NOTE: For PCI-Express devices "pci" is replaced with "pciex" in 0-6 above
219270025d76Sjohnny  * property 2 is not created as per "1275 bindings for PCI Express Interconnect"
219370025d76Sjohnny  *
21947c478bd9Sstevel@tonic-gate  * Set with setprop and \x00 between each
21957c478bd9Sstevel@tonic-gate  * to generate the encoded string array form.
21967c478bd9Sstevel@tonic-gate  */
21977c478bd9Sstevel@tonic-gate void
21987c478bd9Sstevel@tonic-gate add_compatible(dev_info_t *dip, ushort_t subvenid, ushort_t subdevid,
219970025d76Sjohnny     ushort_t vendorid, ushort_t deviceid, uchar_t revid, uint_t classcode,
220070025d76Sjohnny     int pciex)
22017c478bd9Sstevel@tonic-gate {
220270025d76Sjohnny 	int i = 0;
220370025d76Sjohnny 	int size = COMPAT_BUFSIZE;
220470025d76Sjohnny 	char *compat[13];
22057c478bd9Sstevel@tonic-gate 	char *buf, *curr;
22067c478bd9Sstevel@tonic-gate 
22077c478bd9Sstevel@tonic-gate 	curr = buf = kmem_alloc(size, KM_SLEEP);
22087c478bd9Sstevel@tonic-gate 
220970025d76Sjohnny 	if (pciex) {
221070025d76Sjohnny 		if (subvenid) {
221170025d76Sjohnny 			compat[i++] = curr;	/* form 0 */
221270025d76Sjohnny 			(void) snprintf(curr, size, "pciex%x,%x.%x.%x.%x",
221370025d76Sjohnny 			    vendorid, deviceid, subvenid, subdevid, revid);
221470025d76Sjohnny 			size -= strlen(curr) + 1;
221570025d76Sjohnny 			curr += strlen(curr) + 1;
221670025d76Sjohnny 
221770025d76Sjohnny 			compat[i++] = curr;	/* form 1 */
221870025d76Sjohnny 			(void) snprintf(curr, size, "pciex%x,%x.%x.%x",
221970025d76Sjohnny 			    vendorid, deviceid, subvenid, subdevid);
222070025d76Sjohnny 			size -= strlen(curr) + 1;
222170025d76Sjohnny 			curr += strlen(curr) + 1;
222270025d76Sjohnny 
222370025d76Sjohnny 		}
222470025d76Sjohnny 		compat[i++] = curr;	/* form 3 */
222570025d76Sjohnny 		(void) snprintf(curr, size, "pciex%x,%x.%x",
222670025d76Sjohnny 		    vendorid, deviceid, revid);
222770025d76Sjohnny 		size -= strlen(curr) + 1;
222870025d76Sjohnny 		curr += strlen(curr) + 1;
222970025d76Sjohnny 
223070025d76Sjohnny 		compat[i++] = curr;	/* form 4 */
223170025d76Sjohnny 		(void) snprintf(curr, size, "pciex%x,%x", vendorid, deviceid);
223270025d76Sjohnny 		size -= strlen(curr) + 1;
223370025d76Sjohnny 		curr += strlen(curr) + 1;
223470025d76Sjohnny 
223570025d76Sjohnny 		compat[i++] = curr;	/* form 5 */
223670025d76Sjohnny 		(void) snprintf(curr, size, "pciexclass,%06x", classcode);
223770025d76Sjohnny 		size -= strlen(curr) + 1;
223870025d76Sjohnny 		curr += strlen(curr) + 1;
223970025d76Sjohnny 
224070025d76Sjohnny 		compat[i++] = curr;	/* form 6 */
224170025d76Sjohnny 		(void) snprintf(curr, size, "pciexclass,%04x",
224270025d76Sjohnny 		    (classcode >> 8));
224370025d76Sjohnny 		size -= strlen(curr) + 1;
224470025d76Sjohnny 		curr += strlen(curr) + 1;
224570025d76Sjohnny 	}
224670025d76Sjohnny 
22477c478bd9Sstevel@tonic-gate 	if (subvenid) {
22487c478bd9Sstevel@tonic-gate 		compat[i++] = curr;	/* form 0 */
22497c478bd9Sstevel@tonic-gate 		(void) snprintf(curr, size, "pci%x,%x.%x.%x.%x",
22507c478bd9Sstevel@tonic-gate 		    vendorid, deviceid, subvenid, subdevid, revid);
22517c478bd9Sstevel@tonic-gate 		size -= strlen(curr) + 1;
22527c478bd9Sstevel@tonic-gate 		curr += strlen(curr) + 1;
22537c478bd9Sstevel@tonic-gate 
22547c478bd9Sstevel@tonic-gate 		compat[i++] = curr;	/* form 1 */
22557c478bd9Sstevel@tonic-gate 		(void) snprintf(curr, size, "pci%x,%x.%x.%x",
22567c478bd9Sstevel@tonic-gate 		    vendorid, deviceid, subvenid, subdevid);
22577c478bd9Sstevel@tonic-gate 		size -= strlen(curr) + 1;
22587c478bd9Sstevel@tonic-gate 		curr += strlen(curr) + 1;
22597c478bd9Sstevel@tonic-gate 
2260c2de8625SScott Carter, SD IOSW 		if (subsys_compat_exclude(vendorid, deviceid, subvenid,
2261c2de8625SScott Carter, SD IOSW 		    subdevid, revid, classcode) == B_FALSE) {
2262c2de8625SScott Carter, SD IOSW 			compat[i++] = curr;	/* form 2 */
2263c2de8625SScott Carter, SD IOSW 			(void) snprintf(curr, size, "pci%x,%x", subvenid,
2264c2de8625SScott Carter, SD IOSW 			    subdevid);
2265c2de8625SScott Carter, SD IOSW 			size -= strlen(curr) + 1;
2266c2de8625SScott Carter, SD IOSW 			curr += strlen(curr) + 1;
2267c2de8625SScott Carter, SD IOSW 		}
22687c478bd9Sstevel@tonic-gate 	}
22697c478bd9Sstevel@tonic-gate 	compat[i++] = curr;	/* form 3 */
22707c478bd9Sstevel@tonic-gate 	(void) snprintf(curr, size, "pci%x,%x.%x", vendorid, deviceid, revid);
22717c478bd9Sstevel@tonic-gate 	size -= strlen(curr) + 1;
22727c478bd9Sstevel@tonic-gate 	curr += strlen(curr) + 1;
22737c478bd9Sstevel@tonic-gate 
22747c478bd9Sstevel@tonic-gate 	compat[i++] = curr;	/* form 4 */
22757c478bd9Sstevel@tonic-gate 	(void) snprintf(curr, size, "pci%x,%x", vendorid, deviceid);
22767c478bd9Sstevel@tonic-gate 	size -= strlen(curr) + 1;
22777c478bd9Sstevel@tonic-gate 	curr += strlen(curr) + 1;
22787c478bd9Sstevel@tonic-gate 
22797c478bd9Sstevel@tonic-gate 	compat[i++] = curr;	/* form 5 */
22807c478bd9Sstevel@tonic-gate 	(void) snprintf(curr, size, "pciclass,%06x", classcode);
22817c478bd9Sstevel@tonic-gate 	size -= strlen(curr) + 1;
22827c478bd9Sstevel@tonic-gate 	curr += strlen(curr) + 1;
22837c478bd9Sstevel@tonic-gate 
22847c478bd9Sstevel@tonic-gate 	compat[i++] = curr;	/* form 6 */
22857c478bd9Sstevel@tonic-gate 	(void) snprintf(curr, size, "pciclass,%04x", (classcode >> 8));
228670025d76Sjohnny 	size -= strlen(curr) + 1;
228770025d76Sjohnny 	curr += strlen(curr) + 1;
22887c478bd9Sstevel@tonic-gate 
22897c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string_array(DDI_DEV_T_NONE, dip,
22907c478bd9Sstevel@tonic-gate 	    "compatible", compat, i);
22917c478bd9Sstevel@tonic-gate 	kmem_free(buf, COMPAT_BUFSIZE);
22927c478bd9Sstevel@tonic-gate }
22937c478bd9Sstevel@tonic-gate 
22947c478bd9Sstevel@tonic-gate /*
22957c478bd9Sstevel@tonic-gate  * Adjust the reg properties for a dual channel PCI-IDE device.
22967c478bd9Sstevel@tonic-gate  *
22977c478bd9Sstevel@tonic-gate  * NOTE: don't do anything that changes the order of the hard-decodes
22987c478bd9Sstevel@tonic-gate  * and programmed BARs. The kernel driver depends on these values
22997c478bd9Sstevel@tonic-gate  * being in this order regardless of whether they're for a 'native'
23007c478bd9Sstevel@tonic-gate  * mode BAR or not.
23017c478bd9Sstevel@tonic-gate  */
23027c478bd9Sstevel@tonic-gate /*
23037c478bd9Sstevel@tonic-gate  * config info for pci-ide devices
23047c478bd9Sstevel@tonic-gate  */
23057c478bd9Sstevel@tonic-gate static struct {
23067c478bd9Sstevel@tonic-gate 	uchar_t  native_mask;	/* 0 == 'compatibility' mode, 1 == native */
23077c478bd9Sstevel@tonic-gate 	uchar_t  bar_offset;	/* offset for alt status register */
23087c478bd9Sstevel@tonic-gate 	ushort_t addr;		/* compatibility mode base address */
23097c478bd9Sstevel@tonic-gate 	ushort_t length;	/* number of ports for this BAR */
23107c478bd9Sstevel@tonic-gate } pciide_bar[] = {
23117c478bd9Sstevel@tonic-gate 	{ 0x01, 0, 0x1f0, 8 },	/* primary lower BAR */
23127c478bd9Sstevel@tonic-gate 	{ 0x01, 2, 0x3f6, 1 },	/* primary upper BAR */
23137c478bd9Sstevel@tonic-gate 	{ 0x04, 0, 0x170, 8 },	/* secondary lower BAR */
23147c478bd9Sstevel@tonic-gate 	{ 0x04, 2, 0x376, 1 }	/* secondary upper BAR */
23157c478bd9Sstevel@tonic-gate };
23167c478bd9Sstevel@tonic-gate 
23177c478bd9Sstevel@tonic-gate static int
23187c478bd9Sstevel@tonic-gate pciIdeAdjustBAR(uchar_t progcl, int index, uint_t *basep, uint_t *lenp)
23197c478bd9Sstevel@tonic-gate {
23207c478bd9Sstevel@tonic-gate 	int hard_decode = 0;
23217c478bd9Sstevel@tonic-gate 
23227c478bd9Sstevel@tonic-gate 	/*
23237c478bd9Sstevel@tonic-gate 	 * Adjust the base and len for the BARs of the PCI-IDE
23247c478bd9Sstevel@tonic-gate 	 * device's primary and secondary controllers. The first
23257c478bd9Sstevel@tonic-gate 	 * two BARs are for the primary controller and the next
23267c478bd9Sstevel@tonic-gate 	 * two BARs are for the secondary controller. The fifth
23277c478bd9Sstevel@tonic-gate 	 * and sixth bars are never adjusted.
23287c478bd9Sstevel@tonic-gate 	 */
23297c478bd9Sstevel@tonic-gate 	if (index >= 0 && index <= 3) {
23307c478bd9Sstevel@tonic-gate 		*lenp = pciide_bar[index].length;
23317c478bd9Sstevel@tonic-gate 
23327c478bd9Sstevel@tonic-gate 		if (progcl & pciide_bar[index].native_mask) {
23337c478bd9Sstevel@tonic-gate 			*basep += pciide_bar[index].bar_offset;
23347c478bd9Sstevel@tonic-gate 		} else {
23357c478bd9Sstevel@tonic-gate 			*basep = pciide_bar[index].addr;
23367c478bd9Sstevel@tonic-gate 			hard_decode = 1;
23377c478bd9Sstevel@tonic-gate 		}
23387c478bd9Sstevel@tonic-gate 	}
23397c478bd9Sstevel@tonic-gate 
23407c478bd9Sstevel@tonic-gate 	/*
23417c478bd9Sstevel@tonic-gate 	 * if either base or len is zero make certain both are zero
23427c478bd9Sstevel@tonic-gate 	 */
23437c478bd9Sstevel@tonic-gate 	if (*basep == 0 || *lenp == 0) {
23447c478bd9Sstevel@tonic-gate 		*basep = 0;
23457c478bd9Sstevel@tonic-gate 		*lenp = 0;
23467c478bd9Sstevel@tonic-gate 		hard_decode = 0;
23477c478bd9Sstevel@tonic-gate 	}
23487c478bd9Sstevel@tonic-gate 
23497c478bd9Sstevel@tonic-gate 	return (hard_decode);
23507c478bd9Sstevel@tonic-gate }
23517c478bd9Sstevel@tonic-gate 
23527c478bd9Sstevel@tonic-gate 
23537c478bd9Sstevel@tonic-gate /*
23547c478bd9Sstevel@tonic-gate  * Add the "reg" and "assigned-addresses" property
23557c478bd9Sstevel@tonic-gate  */
23567c478bd9Sstevel@tonic-gate static int
23577c478bd9Sstevel@tonic-gate add_reg_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
23587c478bd9Sstevel@tonic-gate     int config_op, int pciide)
23597c478bd9Sstevel@tonic-gate {
23607c478bd9Sstevel@tonic-gate 	uchar_t baseclass, subclass, progclass, header;
23617c478bd9Sstevel@tonic-gate 	ushort_t bar_sz;
23627c478bd9Sstevel@tonic-gate 	uint_t value = 0, len, devloc;
23637c478bd9Sstevel@tonic-gate 	uint_t base, base_hi, type;
23647c478bd9Sstevel@tonic-gate 	ushort_t offset, end;
23657c478bd9Sstevel@tonic-gate 	int max_basereg, j, reprogram = 0;
23667c478bd9Sstevel@tonic-gate 	uint_t phys_hi;
23672f283da5SDan Mick 	struct memlist **io_avail, **io_used;
23682f283da5SDan Mick 	struct memlist **mem_avail, **mem_used;
23692f283da5SDan Mick 	struct memlist **pmem_avail, **pmem_used;
237005f867c3Sgs 	uchar_t res_bus;
23717c478bd9Sstevel@tonic-gate 
23727c478bd9Sstevel@tonic-gate 	pci_regspec_t regs[16] = {{0}};
23737c478bd9Sstevel@tonic-gate 	pci_regspec_t assigned[15] = {{0}};
2374c8711d4dSgs 	int nreg, nasgn;
23757c478bd9Sstevel@tonic-gate 
23762f283da5SDan Mick 	io_avail = &pci_bus_res[bus].io_avail;
23772f283da5SDan Mick 	io_used = &pci_bus_res[bus].io_used;
23782f283da5SDan Mick 	mem_avail = &pci_bus_res[bus].mem_avail;
23792f283da5SDan Mick 	mem_used = &pci_bus_res[bus].mem_used;
23802f283da5SDan Mick 	pmem_avail = &pci_bus_res[bus].pmem_avail;
23812f283da5SDan Mick 	pmem_used = &pci_bus_res[bus].pmem_used;
23827c478bd9Sstevel@tonic-gate 
23837c478bd9Sstevel@tonic-gate 	devloc = (uint_t)bus << 16 | (uint_t)dev << 11 | (uint_t)func << 8;
23847c478bd9Sstevel@tonic-gate 	regs[0].pci_phys_hi = devloc;
23857c478bd9Sstevel@tonic-gate 	nreg = 1;	/* rest of regs[0] is all zero */
23867c478bd9Sstevel@tonic-gate 	nasgn = 0;
23877c478bd9Sstevel@tonic-gate 
23887c478bd9Sstevel@tonic-gate 	baseclass = pci_getb(bus, dev, func, PCI_CONF_BASCLASS);
23897c478bd9Sstevel@tonic-gate 	subclass = pci_getb(bus, dev, func, PCI_CONF_SUBCLASS);
23907c478bd9Sstevel@tonic-gate 	progclass = pci_getb(bus, dev, func, PCI_CONF_PROGCLASS);
23917c478bd9Sstevel@tonic-gate 	header = pci_getb(bus, dev, func, PCI_CONF_HEADER) & PCI_HEADER_TYPE_M;
23927c478bd9Sstevel@tonic-gate 
23937c478bd9Sstevel@tonic-gate 	switch (header) {
23947c478bd9Sstevel@tonic-gate 	case PCI_HEADER_ZERO:
23957c478bd9Sstevel@tonic-gate 		max_basereg = PCI_BASE_NUM;
23967c478bd9Sstevel@tonic-gate 		break;
23977c478bd9Sstevel@tonic-gate 	case PCI_HEADER_PPB:
23987c478bd9Sstevel@tonic-gate 		max_basereg = PCI_BCNF_BASE_NUM;
23997c478bd9Sstevel@tonic-gate 		break;
24007c478bd9Sstevel@tonic-gate 	case PCI_HEADER_CARDBUS:
24017c478bd9Sstevel@tonic-gate 		max_basereg = PCI_CBUS_BASE_NUM;
2402ffa17327SGuoli Shu 		reprogram = 1;
24037c478bd9Sstevel@tonic-gate 		break;
24047c478bd9Sstevel@tonic-gate 	default:
24057c478bd9Sstevel@tonic-gate 		max_basereg = 0;
24067c478bd9Sstevel@tonic-gate 		break;
24077c478bd9Sstevel@tonic-gate 	}
24087c478bd9Sstevel@tonic-gate 
24097c478bd9Sstevel@tonic-gate 	/*
24107c478bd9Sstevel@tonic-gate 	 * Create the register property by saving the current
24118d34f104Smyers 	 * value of the base register. Write 0xffffffff to the
24128d34f104Smyers 	 * base register.  Read the value back to determine the
24138d34f104Smyers 	 * required size of the address space.  Restore the base
24148d34f104Smyers 	 * register contents.
24158d34f104Smyers 	 *
2416ab290850SDana Myers 	 * Do not disable I/O and memory access for bridges; this
2417ab290850SDana Myers 	 * has the side-effect of making the bridge transparent to
2418ab290850SDana Myers 	 * secondary-bus activity (see sections 4.1-4.3 of the
2419ab290850SDana Myers 	 * PCI-PCI Bridge Spec V1.2).  For non-bridges, disable
2420ab290850SDana Myers 	 * I/O and memory access to avoid difficulty with USB
2421ab290850SDana Myers 	 * emulation (see OHCI spec1.0a appendix B
2422ab290850SDana Myers 	 * "Host Controller Mapping")
24237c478bd9Sstevel@tonic-gate 	 */
24247c478bd9Sstevel@tonic-gate 	end = PCI_CONF_BASE0 + max_basereg * sizeof (uint_t);
24257c478bd9Sstevel@tonic-gate 	for (j = 0, offset = PCI_CONF_BASE0; offset < end;
24267c478bd9Sstevel@tonic-gate 	    j++, offset += bar_sz) {
2427ab290850SDana Myers 		uint_t	command;
2428ab290850SDana Myers 
24297c478bd9Sstevel@tonic-gate 		/* determine the size of the address space */
24307c478bd9Sstevel@tonic-gate 		base = pci_getl(bus, dev, func, offset);
2431ab290850SDana Myers 		if (baseclass != PCI_CLASS_BRIDGE) {
2432ab290850SDana Myers 			command = (uint_t)pci_getw(bus, dev, func,
2433ab290850SDana Myers 			    PCI_CONF_COMM);
2434ab290850SDana Myers 			pci_putw(bus, dev, func, PCI_CONF_COMM,
2435ab290850SDana Myers 			    command & ~(PCI_COMM_MAE | PCI_COMM_IO));
2436ab290850SDana Myers 		}
24377c478bd9Sstevel@tonic-gate 		pci_putl(bus, dev, func, offset, 0xffffffff);
24387c478bd9Sstevel@tonic-gate 		value = pci_getl(bus, dev, func, offset);
24397c478bd9Sstevel@tonic-gate 		pci_putl(bus, dev, func, offset, base);
2440ab290850SDana Myers 		if (baseclass != PCI_CLASS_BRIDGE)
2441ab290850SDana Myers 			pci_putw(bus, dev, func, PCI_CONF_COMM, command);
24427c478bd9Sstevel@tonic-gate 
24437c478bd9Sstevel@tonic-gate 		/* construct phys hi,med.lo, size hi, lo */
24447c478bd9Sstevel@tonic-gate 		if ((pciide && j < 4) || (base & PCI_BASE_SPACE_IO)) {
24453e98767bSMax zhen 			int hard_decode = 0;
24463e98767bSMax zhen 
24477c478bd9Sstevel@tonic-gate 			/* i/o space */
24487c478bd9Sstevel@tonic-gate 			bar_sz = PCI_BAR_SZ_32;
24497c478bd9Sstevel@tonic-gate 			value &= PCI_BASE_IO_ADDR_M;
24507c478bd9Sstevel@tonic-gate 			len = ((value ^ (value-1)) + 1) >> 1;
24517c478bd9Sstevel@tonic-gate 
24527c478bd9Sstevel@tonic-gate 			/* XXX Adjust first 4 IDE registers */
24537c478bd9Sstevel@tonic-gate 			if (pciide) {
2454f088817aSyt 				if (subclass != PCI_MASS_IDE)
24557c478bd9Sstevel@tonic-gate 					progclass = (PCI_IDE_IF_NATIVE_PRI |
24567c478bd9Sstevel@tonic-gate 					    PCI_IDE_IF_NATIVE_SEC);
24577c478bd9Sstevel@tonic-gate 				hard_decode = pciIdeAdjustBAR(progclass, j,
24587c478bd9Sstevel@tonic-gate 				    &base, &len);
24597c478bd9Sstevel@tonic-gate 			} else if (value == 0) {
24607c478bd9Sstevel@tonic-gate 				/* skip base regs with size of 0 */
24617c478bd9Sstevel@tonic-gate 				continue;
24627c478bd9Sstevel@tonic-gate 			}
24637c478bd9Sstevel@tonic-gate 
24643e98767bSMax zhen 			regs[nreg].pci_phys_hi = PCI_ADDR_IO | devloc |
24653e98767bSMax zhen 			    (hard_decode ? PCI_RELOCAT_B : offset);
24663e98767bSMax zhen 			regs[nreg].pci_phys_low = hard_decode ?
24673e98767bSMax zhen 			    base & PCI_BASE_IO_ADDR_M : 0;
24683e98767bSMax zhen 			assigned[nasgn].pci_phys_hi =
24693e98767bSMax zhen 			    PCI_RELOCAT_B | regs[nreg].pci_phys_hi;
24707c478bd9Sstevel@tonic-gate 			regs[nreg].pci_size_low =
24717c478bd9Sstevel@tonic-gate 			    assigned[nasgn].pci_size_low = len;
24727c478bd9Sstevel@tonic-gate 			type = base & (~PCI_BASE_IO_ADDR_M);
24737c478bd9Sstevel@tonic-gate 			base &= PCI_BASE_IO_ADDR_M;
247405f867c3Sgs 			/*
247505f867c3Sgs 			 * A device under a subtractive PPB can allocate
247605f867c3Sgs 			 * resources from its parent bus if there is no resource
247705f867c3Sgs 			 * available on its own bus.
247805f867c3Sgs 			 */
24792f283da5SDan Mick 			if ((config_op == CONFIG_NEW) && (*io_avail == NULL)) {
248005f867c3Sgs 				res_bus = bus;
248105f867c3Sgs 				while (pci_bus_res[res_bus].subtractive) {
248205f867c3Sgs 					res_bus = pci_bus_res[res_bus].par_bus;
248305f867c3Sgs 					if (res_bus == (uchar_t)-1)
248405f867c3Sgs 						break; /* root bus already */
24852f283da5SDan Mick 					if (pci_bus_res[res_bus].io_avail) {
24862f283da5SDan Mick 						io_avail = &pci_bus_res
24872f283da5SDan Mick 						    [res_bus].io_avail;
248805f867c3Sgs 						break;
248905f867c3Sgs 					}
249005f867c3Sgs 				}
249105f867c3Sgs 			}
24927c478bd9Sstevel@tonic-gate 
24937c478bd9Sstevel@tonic-gate 			/*
24947c478bd9Sstevel@tonic-gate 			 * first pass - gather what's there
24957c478bd9Sstevel@tonic-gate 			 * update/second pass - adjust/allocate regions
24967c478bd9Sstevel@tonic-gate 			 *	config - allocate regions
24977c478bd9Sstevel@tonic-gate 			 */
24987c478bd9Sstevel@tonic-gate 			if (config_op == CONFIG_INFO) {	/* first pass */
24997c478bd9Sstevel@tonic-gate 				/* take out of the resource map of the bus */
250005f867c3Sgs 				if (base != 0) {
25012f283da5SDan Mick 					(void) memlist_remove(io_avail, base,
25028fc7923fSDana Myers 					    len);
25032f283da5SDan Mick 					memlist_insert(io_used, base, len);
2504ffa17327SGuoli Shu 				} else {
25057c478bd9Sstevel@tonic-gate 					reprogram = 1;
2506ffa17327SGuoli Shu 				}
2507ffa17327SGuoli Shu 				pci_bus_res[bus].io_size += len;
25082f283da5SDan Mick 			} else if ((*io_avail && base == 0) ||
250905f867c3Sgs 			    pci_bus_res[bus].io_reprogram) {
25102f283da5SDan Mick 				base = (uint_t)memlist_find(io_avail, len, len);
25117c478bd9Sstevel@tonic-gate 				if (base != 0) {
25122f283da5SDan Mick 					memlist_insert(io_used, base, len);
25137c478bd9Sstevel@tonic-gate 					/* XXX need to worry about 64-bit? */
25147c478bd9Sstevel@tonic-gate 					pci_putl(bus, dev, func, offset,
25157c478bd9Sstevel@tonic-gate 					    base | type);
25167c478bd9Sstevel@tonic-gate 					base = pci_getl(bus, dev, func, offset);
25177c478bd9Sstevel@tonic-gate 					base &= PCI_BASE_IO_ADDR_M;
25187c478bd9Sstevel@tonic-gate 				}
25197c478bd9Sstevel@tonic-gate 				if (base == 0) {
25207c478bd9Sstevel@tonic-gate 					cmn_err(CE_WARN, "failed to program"
2521db063408Sdmick 					    " IO space [%d/%d/%d] BAR@0x%x"
2522db063408Sdmick 					    " length 0x%x",
2523ebf3afa8Sdmick 					    bus, dev, func, offset, len);
2524c8711d4dSgs 				}
25257c478bd9Sstevel@tonic-gate 			}
25267c478bd9Sstevel@tonic-gate 			assigned[nasgn].pci_phys_low = base;
25277c478bd9Sstevel@tonic-gate 			nreg++, nasgn++;
25287c478bd9Sstevel@tonic-gate 
25297c478bd9Sstevel@tonic-gate 		} else {
25307c478bd9Sstevel@tonic-gate 			/* memory space */
25317c478bd9Sstevel@tonic-gate 			if ((base & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL) {
25327c478bd9Sstevel@tonic-gate 				bar_sz = PCI_BAR_SZ_64;
25337c478bd9Sstevel@tonic-gate 				base_hi = pci_getl(bus, dev, func, offset + 4);
25347c478bd9Sstevel@tonic-gate 				phys_hi = PCI_ADDR_MEM64;
25357c478bd9Sstevel@tonic-gate 			} else {
25367c478bd9Sstevel@tonic-gate 				bar_sz = PCI_BAR_SZ_32;
25377c478bd9Sstevel@tonic-gate 				base_hi = 0;
25387c478bd9Sstevel@tonic-gate 				phys_hi = PCI_ADDR_MEM32;
25397c478bd9Sstevel@tonic-gate 			}
25407c478bd9Sstevel@tonic-gate 
25417c478bd9Sstevel@tonic-gate 			/* skip base regs with size of 0 */
25427c478bd9Sstevel@tonic-gate 			value &= PCI_BASE_M_ADDR_M;
25437c478bd9Sstevel@tonic-gate 
25448fc7923fSDana Myers 			if (value == 0)
25457c478bd9Sstevel@tonic-gate 				continue;
25468fc7923fSDana Myers 
25477c478bd9Sstevel@tonic-gate 			len = ((value ^ (value-1)) + 1) >> 1;
25487c478bd9Sstevel@tonic-gate 			regs[nreg].pci_size_low =
25497c478bd9Sstevel@tonic-gate 			    assigned[nasgn].pci_size_low = len;
25507c478bd9Sstevel@tonic-gate 
25517c478bd9Sstevel@tonic-gate 			phys_hi |= (devloc | offset);
25528fc7923fSDana Myers 			if (base & PCI_BASE_PREF_M)
25537c478bd9Sstevel@tonic-gate 				phys_hi |= PCI_PREFETCH_B;
25548fc7923fSDana Myers 
255505f867c3Sgs 			/*
255605f867c3Sgs 			 * A device under a subtractive PPB can allocate
255705f867c3Sgs 			 * resources from its parent bus if there is no resource
255805f867c3Sgs 			 * available on its own bus.
255905f867c3Sgs 			 */
25602f283da5SDan Mick 			if ((config_op == CONFIG_NEW) && (*mem_avail == NULL)) {
256105f867c3Sgs 				res_bus = bus;
256205f867c3Sgs 				while (pci_bus_res[res_bus].subtractive) {
256305f867c3Sgs 					res_bus = pci_bus_res[res_bus].par_bus;
256405f867c3Sgs 					if (res_bus == (uchar_t)-1)
256505f867c3Sgs 						break; /* root bus already */
25662f283da5SDan Mick 					mem_avail =
25672f283da5SDan Mick 					    &pci_bus_res[res_bus].mem_avail;
25682f283da5SDan Mick 					pmem_avail =
25692f283da5SDan Mick 					    &pci_bus_res [res_bus].pmem_avail;
25708fc7923fSDana Myers 					/*
25718fc7923fSDana Myers 					 * Break out as long as at least
25722f283da5SDan Mick 					 * mem_avail is available
25738fc7923fSDana Myers 					 */
25742f283da5SDan Mick 					if ((*pmem_avail &&
25758fc7923fSDana Myers 					    (phys_hi & PCI_PREFETCH_B)) ||
25762f283da5SDan Mick 					    *mem_avail)
257705f867c3Sgs 						break;
257805f867c3Sgs 				}
257905f867c3Sgs 			}
258005f867c3Sgs 
25817c478bd9Sstevel@tonic-gate 			regs[nreg].pci_phys_hi =
25827c478bd9Sstevel@tonic-gate 			    assigned[nasgn].pci_phys_hi = phys_hi;
25837c478bd9Sstevel@tonic-gate 			assigned[nasgn].pci_phys_hi |= PCI_RELOCAT_B;
25847c478bd9Sstevel@tonic-gate 			assigned[nasgn].pci_phys_mid = base_hi;
25857c478bd9Sstevel@tonic-gate 			type = base & ~PCI_BASE_M_ADDR_M;
25867c478bd9Sstevel@tonic-gate 			base &= PCI_BASE_M_ADDR_M;
25877c478bd9Sstevel@tonic-gate 
25887c478bd9Sstevel@tonic-gate 			if (config_op == CONFIG_INFO) {
25897c478bd9Sstevel@tonic-gate 				/* take out of the resource map of the bus */
25908fc7923fSDana Myers 				if (base != NULL) {
25918fc7923fSDana Myers 					/* remove from PMEM and MEM space */
25922f283da5SDan Mick 					(void) memlist_remove(mem_avail,
25938fc7923fSDana Myers 					    base, len);
25942f283da5SDan Mick 					(void) memlist_remove(pmem_avail,
25958fc7923fSDana Myers 					    base, len);
25968fc7923fSDana Myers 					/* only note as used in correct map */
25978fc7923fSDana Myers 					if (phys_hi & PCI_PREFETCH_B)
25982f283da5SDan Mick 						memlist_insert(pmem_used,
259905f867c3Sgs 						    base, len);
26008fc7923fSDana Myers 					else
26012f283da5SDan Mick 						memlist_insert(mem_used,
260286ce93f0SGuoli Shu 						    base, len);
2603ffa17327SGuoli Shu 				} else {
26047c478bd9Sstevel@tonic-gate 					reprogram = 1;
2605ffa17327SGuoli Shu 				}
2606ffa17327SGuoli Shu 				pci_bus_res[bus].mem_size += len;
26072f283da5SDan Mick 			} else if ((*mem_avail && base == NULL) ||
260805f867c3Sgs 			    pci_bus_res[bus].mem_reprogram) {
26098fc7923fSDana Myers 				/*
26108fc7923fSDana Myers 				 * When desired, attempt a prefetchable
26118fc7923fSDana Myers 				 * allocation first
26128fc7923fSDana Myers 				 */
26138fc7923fSDana Myers 				if (phys_hi & PCI_PREFETCH_B) {
26142f283da5SDan Mick 					base = (uint_t)memlist_find(pmem_avail,
26158fc7923fSDana Myers 					    len, len);
26168fc7923fSDana Myers 					if (base != NULL) {
26172f283da5SDan Mick 						memlist_insert(pmem_used,
26188fc7923fSDana Myers 						    base, len);
26192f283da5SDan Mick 						(void) memlist_remove(mem_avail,
262086ce93f0SGuoli Shu 						    base, len);
26218fc7923fSDana Myers 					}
26228fc7923fSDana Myers 				}
26238fc7923fSDana Myers 				/*
26248fc7923fSDana Myers 				 * If prefetchable allocation was not
26258fc7923fSDana Myers 				 * desired, or failed, attempt ordinary
26268fc7923fSDana Myers 				 * memory allocation
26278fc7923fSDana Myers 				 */
26288fc7923fSDana Myers 				if (base == NULL) {
26292f283da5SDan Mick 					base = (uint_t)memlist_find(mem_avail,
26308fc7923fSDana Myers 					    len, len);
26318fc7923fSDana Myers 					if (base != NULL) {
26322f283da5SDan Mick 						memlist_insert(mem_used,
263386ce93f0SGuoli Shu 						    base, len);
26342f283da5SDan Mick 						(void) memlist_remove(
26352f283da5SDan Mick 						    pmem_avail, base, len);
263686ce93f0SGuoli Shu 					}
26378fc7923fSDana Myers 				}
26388fc7923fSDana Myers 				if (base != NULL) {
26397c478bd9Sstevel@tonic-gate 					pci_putl(bus, dev, func, offset,
26407c478bd9Sstevel@tonic-gate 					    base | type);
26417c478bd9Sstevel@tonic-gate 					base = pci_getl(bus, dev, func, offset);
26427c478bd9Sstevel@tonic-gate 					base &= PCI_BASE_M_ADDR_M;
26438fc7923fSDana Myers 				} else
26447c478bd9Sstevel@tonic-gate 					cmn_err(CE_WARN, "failed to program "
2645ebf3afa8Sdmick 					    "mem space [%d/%d/%d] BAR@0x%x"
2646db063408Sdmick 					    " length 0x%x",
2647ebf3afa8Sdmick 					    bus, dev, func, offset, len);
26487c478bd9Sstevel@tonic-gate 			}
26497c478bd9Sstevel@tonic-gate 			assigned[nasgn].pci_phys_low = base;
26507c478bd9Sstevel@tonic-gate 			nreg++, nasgn++;
26517c478bd9Sstevel@tonic-gate 		}
26527c478bd9Sstevel@tonic-gate 	}
26537c478bd9Sstevel@tonic-gate 	switch (header) {
26547c478bd9Sstevel@tonic-gate 	case PCI_HEADER_ZERO:
26557c478bd9Sstevel@tonic-gate 		offset = PCI_CONF_ROM;
26567c478bd9Sstevel@tonic-gate 		break;
26577c478bd9Sstevel@tonic-gate 	case PCI_HEADER_PPB:
26587c478bd9Sstevel@tonic-gate 		offset = PCI_BCNF_ROM;
26597c478bd9Sstevel@tonic-gate 		break;
26607c478bd9Sstevel@tonic-gate 	default: /* including PCI_HEADER_CARDBUS */
26617c478bd9Sstevel@tonic-gate 		goto done;
26627c478bd9Sstevel@tonic-gate 	}
26637c478bd9Sstevel@tonic-gate 
26647c478bd9Sstevel@tonic-gate 	/*
26657c478bd9Sstevel@tonic-gate 	 * Add the expansion rom memory space
26667c478bd9Sstevel@tonic-gate 	 * Determine the size of the ROM base reg; don't write reserved bits
26677c478bd9Sstevel@tonic-gate 	 * ROM isn't in the PCI memory space.
26687c478bd9Sstevel@tonic-gate 	 */
26697c478bd9Sstevel@tonic-gate 	base = pci_getl(bus, dev, func, offset);
26707c478bd9Sstevel@tonic-gate 	pci_putl(bus, dev, func, offset, PCI_BASE_ROM_ADDR_M);
26717c478bd9Sstevel@tonic-gate 	value = pci_getl(bus, dev, func, offset);
26727c478bd9Sstevel@tonic-gate 	pci_putl(bus, dev, func, offset, base);
267370025d76Sjohnny 	if (value & PCI_BASE_ROM_ENABLE)
267470025d76Sjohnny 		value &= PCI_BASE_ROM_ADDR_M;
267570025d76Sjohnny 	else
267670025d76Sjohnny 		value = 0;
26777c478bd9Sstevel@tonic-gate 
26787c478bd9Sstevel@tonic-gate 	if (value != 0) {
26797c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = (PCI_ADDR_MEM32 | devloc) + offset;
26807c478bd9Sstevel@tonic-gate 		assigned[nasgn].pci_phys_hi = (PCI_RELOCAT_B |
26817c478bd9Sstevel@tonic-gate 		    PCI_ADDR_MEM32 | devloc) + offset;
26827c478bd9Sstevel@tonic-gate 		base &= PCI_BASE_ROM_ADDR_M;
26837c478bd9Sstevel@tonic-gate 		assigned[nasgn].pci_phys_low = base;
26847c478bd9Sstevel@tonic-gate 		len = ((value ^ (value-1)) + 1) >> 1;
26857c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = len;
26867c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
268799ed6083Sszhou 		/* take it out of the memory resource */
26888fc7923fSDana Myers 		if (base != NULL) {
26892f283da5SDan Mick 			(void) memlist_remove(mem_avail, base, len);
26902f283da5SDan Mick 			memlist_insert(mem_used, base, len);
26912f283da5SDan Mick 			pci_bus_res[bus].mem_size += len;
26928fc7923fSDana Myers 		}
26937c478bd9Sstevel@tonic-gate 	}
26947c478bd9Sstevel@tonic-gate 
26957c478bd9Sstevel@tonic-gate 	/*
26968fc7923fSDana Myers 	 * Account for "legacy" (alias) video adapter resources
26977c478bd9Sstevel@tonic-gate 	 */
26987c478bd9Sstevel@tonic-gate 
26997c478bd9Sstevel@tonic-gate 	/* add the three hard-decode, aliased address spaces for VGA */
27007c478bd9Sstevel@tonic-gate 	if ((baseclass == PCI_CLASS_DISPLAY && subclass == PCI_DISPLAY_VGA) ||
27017c478bd9Sstevel@tonic-gate 	    (baseclass == PCI_CLASS_NONE && subclass == PCI_NONE_VGA)) {
27027c478bd9Sstevel@tonic-gate 
27037c478bd9Sstevel@tonic-gate 		/* VGA hard decode 0x3b0-0x3bb */
27047c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
27057c478bd9Sstevel@tonic-gate 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
27067c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3b0;
27077c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0xc;
27087c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
27092f283da5SDan Mick 		(void) memlist_remove(io_avail, 0x3b0, 0xc);
27102f283da5SDan Mick 		memlist_insert(io_used, 0x3b0, 0xc);
27112f283da5SDan Mick 		pci_bus_res[bus].io_size += 0xc;
27127c478bd9Sstevel@tonic-gate 
27137c478bd9Sstevel@tonic-gate 		/* VGA hard decode 0x3c0-0x3df */
27147c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
27157c478bd9Sstevel@tonic-gate 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
27167c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x3c0;
27177c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x20;
27187c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
27192f283da5SDan Mick 		(void) memlist_remove(io_avail, 0x3c0, 0x20);
27202f283da5SDan Mick 		memlist_insert(io_used, 0x3c0, 0x20);
27212f283da5SDan Mick 		pci_bus_res[bus].io_size += 0x20;
27227c478bd9Sstevel@tonic-gate 
27237c478bd9Sstevel@tonic-gate 		/* Video memory */
27247c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
27253e98767bSMax zhen 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_MEM32 | devloc);
27267c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_low =
27277c478bd9Sstevel@tonic-gate 		    assigned[nasgn].pci_phys_low = 0xa0000;
27287c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low =
27297c478bd9Sstevel@tonic-gate 		    assigned[nasgn].pci_size_low = 0x20000;
27307c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
27318fc7923fSDana Myers 		/* remove from MEM and PMEM space */
27322f283da5SDan Mick 		(void) memlist_remove(mem_avail, 0xa0000, 0x20000);
27332f283da5SDan Mick 		(void) memlist_remove(pmem_avail, 0xa0000, 0x20000);
27342f283da5SDan Mick 		memlist_insert(mem_used, 0xa0000, 0x20000);
27352f283da5SDan Mick 		pci_bus_res[bus].mem_size += 0x20000;
27367c478bd9Sstevel@tonic-gate 	}
27377c478bd9Sstevel@tonic-gate 
27387c478bd9Sstevel@tonic-gate 	/* add the hard-decode, aliased address spaces for 8514 */
27397c478bd9Sstevel@tonic-gate 	if ((baseclass == PCI_CLASS_DISPLAY) &&
27409896aa55Sjveta 	    (subclass == PCI_DISPLAY_VGA) &&
27419896aa55Sjveta 	    (progclass & PCI_DISPLAY_IF_8514)) {
27427c478bd9Sstevel@tonic-gate 
27437c478bd9Sstevel@tonic-gate 		/* hard decode 0x2e8 */
27447c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
27457c478bd9Sstevel@tonic-gate 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
27467c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2e8;
27477c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x1;
27487c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
27492f283da5SDan Mick 		(void) memlist_remove(io_avail, 0x2e8, 0x1);
27502f283da5SDan Mick 		memlist_insert(io_used, 0x2e8, 0x1);
27512f283da5SDan Mick 		pci_bus_res[bus].io_size += 0x1;
27527c478bd9Sstevel@tonic-gate 
27537c478bd9Sstevel@tonic-gate 		/* hard decode 0x2ea-0x2ef */
27547c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_hi = assigned[nasgn].pci_phys_hi =
27557c478bd9Sstevel@tonic-gate 		    (PCI_RELOCAT_B | PCI_ALIAS_B | PCI_ADDR_IO | devloc);
27567c478bd9Sstevel@tonic-gate 		regs[nreg].pci_phys_low = assigned[nasgn].pci_phys_low = 0x2ea;
27577c478bd9Sstevel@tonic-gate 		regs[nreg].pci_size_low = assigned[nasgn].pci_size_low = 0x6;
27587c478bd9Sstevel@tonic-gate 		nreg++, nasgn++;
27592f283da5SDan Mick 		(void) memlist_remove(io_avail, 0x2ea, 0x6);
27602f283da5SDan Mick 		memlist_insert(io_used, 0x2ea, 0x6);
27612f283da5SDan Mick 		pci_bus_res[bus].io_size += 0x6;
27627c478bd9Sstevel@tonic-gate 	}
27637c478bd9Sstevel@tonic-gate 
27647c478bd9Sstevel@tonic-gate done:
27657c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "reg",
27667c478bd9Sstevel@tonic-gate 	    (int *)regs, nreg * sizeof (pci_regspec_t) / sizeof (int));
27677c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip,
27687c478bd9Sstevel@tonic-gate 	    "assigned-addresses",
27697c478bd9Sstevel@tonic-gate 	    (int *)assigned, nasgn * sizeof (pci_regspec_t) / sizeof (int));
2770c8711d4dSgs 
27717c478bd9Sstevel@tonic-gate 	return (reprogram);
27727c478bd9Sstevel@tonic-gate }
27737c478bd9Sstevel@tonic-gate 
27747c478bd9Sstevel@tonic-gate static void
277570025d76Sjohnny add_ppb_props(dev_info_t *dip, uchar_t bus, uchar_t dev, uchar_t func,
277649fbdd30SErwin T Tsaur     int pciex, ushort_t is_pci_bridge)
27777c478bd9Sstevel@tonic-gate {
277870025d76Sjohnny 	char *dev_type;
27797c478bd9Sstevel@tonic-gate 	int i;
27807c478bd9Sstevel@tonic-gate 	uint_t val, io_range[2], mem_range[2], pmem_range[2];
27817c478bd9Sstevel@tonic-gate 	uchar_t secbus = pci_getb(bus, dev, func, PCI_BCNF_SECBUS);
27827c478bd9Sstevel@tonic-gate 	uchar_t subbus = pci_getb(bus, dev, func, PCI_BCNF_SUBBUS);
278305f867c3Sgs 	uchar_t progclass;
278405f867c3Sgs 
2785f55ce205Sszhou 	ASSERT(secbus <= subbus);
27867c478bd9Sstevel@tonic-gate 
278705f867c3Sgs 	/*
278805f867c3Sgs 	 * Check if it's a subtractive PPB.
278905f867c3Sgs 	 */
279005f867c3Sgs 	progclass = pci_getb(bus, dev, func, PCI_CONF_PROGCLASS);
279105f867c3Sgs 	if (progclass == PCI_BRIDGE_PCI_IF_SUBDECODE)
279205f867c3Sgs 		pci_bus_res[secbus].subtractive = B_TRUE;
279305f867c3Sgs 
2794f55ce205Sszhou 	/*
2795f55ce205Sszhou 	 * Some BIOSes lie about max pci busses, we allow for
2796f55ce205Sszhou 	 * such mistakes here
2797f55ce205Sszhou 	 */
279847310cedSDana Myers 	if (subbus > pci_bios_maxbus) {
279947310cedSDana Myers 		pci_bios_maxbus = subbus;
2800f55ce205Sszhou 		alloc_res_array();
2801f55ce205Sszhou 	}
2802f55ce205Sszhou 
2803f55ce205Sszhou 	ASSERT(pci_bus_res[secbus].dip == NULL);
28047c478bd9Sstevel@tonic-gate 	pci_bus_res[secbus].dip = dip;
28057c478bd9Sstevel@tonic-gate 	pci_bus_res[secbus].par_bus = bus;
28067c478bd9Sstevel@tonic-gate 
280749fbdd30SErwin T Tsaur 	dev_type = (pciex && !is_pci_bridge) ? "pciex" : "pci";
280870025d76Sjohnny 
28097c478bd9Sstevel@tonic-gate 	/* setup bus number hierarchy */
28107c478bd9Sstevel@tonic-gate 	pci_bus_res[secbus].sub_bus = subbus;
281153273e82Ssethg 	/*
281253273e82Ssethg 	 * Keep track of the largest subordinate bus number (this is essential
281353273e82Ssethg 	 * for peer busses because there is no other way of determining its
281453273e82Ssethg 	 * subordinate bus number).
281553273e82Ssethg 	 */
28167c478bd9Sstevel@tonic-gate 	if (subbus > pci_bus_res[bus].sub_bus)
28177c478bd9Sstevel@tonic-gate 		pci_bus_res[bus].sub_bus = subbus;
281853273e82Ssethg 	/*
281953273e82Ssethg 	 * Loop through subordinate busses, initializing their parent bus
282053273e82Ssethg 	 * field to this bridge's parent.  The subordinate busses' parent
282153273e82Ssethg 	 * fields may very well be further refined later, as child bridges
282253273e82Ssethg 	 * are enumerated.  (The value is to note that the subordinate busses
282353273e82Ssethg 	 * are not peer busses by changing their par_bus fields to anything
282453273e82Ssethg 	 * other than -1.)
282553273e82Ssethg 	 */
28267c478bd9Sstevel@tonic-gate 	for (i = secbus + 1; i <= subbus; i++)
28277c478bd9Sstevel@tonic-gate 		pci_bus_res[i].par_bus = bus;
28287c478bd9Sstevel@tonic-gate 
28297c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip,
283070025d76Sjohnny 	    "device_type", dev_type);
28317c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
28327c478bd9Sstevel@tonic-gate 	    "#address-cells", 3);
28337c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, dip,
28347c478bd9Sstevel@tonic-gate 	    "#size-cells", 2);
28357c478bd9Sstevel@tonic-gate 
28367c478bd9Sstevel@tonic-gate 	/*
28372f283da5SDan Mick 	 * Collect bridge window specifications, and use them to populate
28382f283da5SDan Mick 	 * the "avail" resources for the bus.  Not all of those resources will
28392f283da5SDan Mick 	 * end up being available; this is done top-down, and so the initial
28402f283da5SDan Mick 	 * collection of windows populates the 'ranges' property for the
28412f283da5SDan Mick 	 * bus node.  Later, as children are found, resources are removed from
28422f283da5SDan Mick 	 * the 'avail' list, so that it becomes the freelist for
28432f283da5SDan Mick 	 * this point in the tree.  ranges may be set again after bridge
28442f283da5SDan Mick 	 * reprogramming in fix_ppb_res(), in which case it's set from
28452f283da5SDan Mick 	 * used + avail.
28462f283da5SDan Mick 	 *
28477c478bd9Sstevel@tonic-gate 	 * According to PPB spec, the base register should be programmed
28487c478bd9Sstevel@tonic-gate 	 * with a value bigger than the limit register when there are
28497c478bd9Sstevel@tonic-gate 	 * no resources available. This applies to io, memory, and
28507c478bd9Sstevel@tonic-gate 	 * prefetchable memory.
28517c478bd9Sstevel@tonic-gate 	 */
28529896aa55Sjveta 
28539896aa55Sjveta 	/*
28549896aa55Sjveta 	 * io range
285505f867c3Sgs 	 * We determine i/o windows that are left unconfigured by BIOS
28569896aa55Sjveta 	 * through its i/o enable bit as Microsoft recommends OEMs to do.
28579896aa55Sjveta 	 * If it is unset, we disable i/o and mark it for reconfiguration in
28589896aa55Sjveta 	 * later passes by setting the base > limit
28599896aa55Sjveta 	 */
28609896aa55Sjveta 	val = (uint_t)pci_getw(bus, dev, func, PCI_CONF_COMM);
28619896aa55Sjveta 	if (val & PCI_COMM_IO) {
28629896aa55Sjveta 		val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_BASE_LOW);
28639896aa55Sjveta 		io_range[0] = ((val & 0xf0) << 8);
28649896aa55Sjveta 		val = (uint_t)pci_getb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW);
28659896aa55Sjveta 		io_range[1]  = ((val & 0xf0) << 8) | 0xFFF;
28669896aa55Sjveta 	} else {
28679896aa55Sjveta 		io_range[0] = 0x9fff;
28689896aa55Sjveta 		io_range[1] = 0x1000;
28699896aa55Sjveta 		pci_putb(bus, dev, func, PCI_BCNF_IO_BASE_LOW,
28709896aa55Sjveta 		    (uint8_t)((io_range[0] >> 8) & 0xf0));
28719896aa55Sjveta 		pci_putb(bus, dev, func, PCI_BCNF_IO_LIMIT_LOW,
28729896aa55Sjveta 		    (uint8_t)((io_range[1] >> 8) & 0xf0));
28739896aa55Sjveta 		pci_putw(bus, dev, func, PCI_BCNF_IO_BASE_HI, 0);
28749896aa55Sjveta 		pci_putw(bus, dev, func, PCI_BCNF_IO_LIMIT_HI, 0);
28759896aa55Sjveta 	}
28769896aa55Sjveta 
28777c478bd9Sstevel@tonic-gate 	if (io_range[0] != 0 && io_range[0] < io_range[1]) {
28782f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].io_avail,
28797c478bd9Sstevel@tonic-gate 		    (uint64_t)io_range[0],
28807c478bd9Sstevel@tonic-gate 		    (uint64_t)(io_range[1] - io_range[0] + 1));
28812f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].io_used,
288205f867c3Sgs 		    (uint64_t)io_range[0],
288305f867c3Sgs 		    (uint64_t)(io_range[1] - io_range[0] + 1));
28842f283da5SDan Mick 		if (pci_bus_res[bus].io_avail != NULL) {
28852f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
28867c478bd9Sstevel@tonic-gate 			    (uint64_t)io_range[0],
28877c478bd9Sstevel@tonic-gate 			    (uint64_t)(io_range[1] - io_range[0] + 1));
28887c478bd9Sstevel@tonic-gate 		}
28897c478bd9Sstevel@tonic-gate 		dcmn_err(CE_NOTE, "bus %d io-range: 0x%x-%x",
28907c478bd9Sstevel@tonic-gate 		    secbus, io_range[0], io_range[1]);
28912269adc8Sszhou 		/* if 32-bit supported, make sure upper bits are not set */
28922269adc8Sszhou 		if ((val & 0xf) == 1 &&
28932269adc8Sszhou 		    pci_getw(bus, dev, func, PCI_BCNF_IO_BASE_HI)) {
28942269adc8Sszhou 			cmn_err(CE_NOTE, "unsupported 32-bit IO address on"
28952269adc8Sszhou 			    " pci-pci bridge [%d/%d/%d]", bus, dev, func);
28962269adc8Sszhou 		}
28977c478bd9Sstevel@tonic-gate 	}
28987c478bd9Sstevel@tonic-gate 
28997c478bd9Sstevel@tonic-gate 	/* mem range */
29007c478bd9Sstevel@tonic-gate 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_BASE);
29017c478bd9Sstevel@tonic-gate 	mem_range[0] = ((val & 0xFFF0) << 16);
29027c478bd9Sstevel@tonic-gate 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_MEM_LIMIT);
29037c478bd9Sstevel@tonic-gate 	mem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
29047c478bd9Sstevel@tonic-gate 	if (mem_range[0] != 0 && mem_range[0] < mem_range[1]) {
29052f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].mem_avail,
29067c478bd9Sstevel@tonic-gate 		    (uint64_t)mem_range[0],
29077c478bd9Sstevel@tonic-gate 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
29082f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].mem_used,
290905f867c3Sgs 		    (uint64_t)mem_range[0],
291005f867c3Sgs 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
291186ce93f0SGuoli Shu 		/* remove from parent resource list */
29122f283da5SDan Mick 		(void) memlist_remove(&pci_bus_res[bus].mem_avail,
29138fc7923fSDana Myers 		    (uint64_t)mem_range[0],
29148fc7923fSDana Myers 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
29152f283da5SDan Mick 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
29168fc7923fSDana Myers 		    (uint64_t)mem_range[0],
29178fc7923fSDana Myers 		    (uint64_t)(mem_range[1] - mem_range[0] + 1));
29187c478bd9Sstevel@tonic-gate 		dcmn_err(CE_NOTE, "bus %d mem-range: 0x%x-%x",
29197c478bd9Sstevel@tonic-gate 		    secbus, mem_range[0], mem_range[1]);
29207c478bd9Sstevel@tonic-gate 	}
29217c478bd9Sstevel@tonic-gate 
29227c478bd9Sstevel@tonic-gate 	/* prefetchable memory range */
29237c478bd9Sstevel@tonic-gate 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_BASE_LOW);
29247c478bd9Sstevel@tonic-gate 	pmem_range[0] = ((val & 0xFFF0) << 16);
29257c478bd9Sstevel@tonic-gate 	val = (uint_t)pci_getw(bus, dev, func, PCI_BCNF_PF_LIMIT_LOW);
29267c478bd9Sstevel@tonic-gate 	pmem_range[1] = ((val & 0xFFF0) << 16) | 0xFFFFF;
29277c478bd9Sstevel@tonic-gate 	if (pmem_range[0] != 0 && pmem_range[0] < pmem_range[1]) {
29282f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].pmem_avail,
29297c478bd9Sstevel@tonic-gate 		    (uint64_t)pmem_range[0],
29307c478bd9Sstevel@tonic-gate 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
29312f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].pmem_used,
293205f867c3Sgs 		    (uint64_t)pmem_range[0],
293305f867c3Sgs 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
293486ce93f0SGuoli Shu 		/* remove from parent resource list */
29352f283da5SDan Mick 		(void) memlist_remove(&pci_bus_res[bus].pmem_avail,
29368fc7923fSDana Myers 		    (uint64_t)pmem_range[0],
29378fc7923fSDana Myers 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
29382f283da5SDan Mick 		(void) memlist_remove(&pci_bus_res[bus].mem_avail,
29398fc7923fSDana Myers 		    (uint64_t)pmem_range[0],
29408fc7923fSDana Myers 		    (uint64_t)(pmem_range[1] - pmem_range[0] + 1));
29417c478bd9Sstevel@tonic-gate 		dcmn_err(CE_NOTE, "bus %d pmem-range: 0x%x-%x",
29427c478bd9Sstevel@tonic-gate 		    secbus, pmem_range[0], pmem_range[1]);
29432269adc8Sszhou 		/* if 64-bit supported, make sure upper bits are not set */
29442269adc8Sszhou 		if ((val & 0xf) == 1 &&
29452269adc8Sszhou 		    pci_getl(bus, dev, func, PCI_BCNF_PF_BASE_HIGH)) {
29462269adc8Sszhou 			cmn_err(CE_NOTE, "unsupported 64-bit prefetch memory on"
29472269adc8Sszhou 			    " pci-pci bridge [%d/%d/%d]", bus, dev, func);
29482269adc8Sszhou 		}
29497c478bd9Sstevel@tonic-gate 	}
29507c478bd9Sstevel@tonic-gate 
29512f283da5SDan Mick 	/*
29522f283da5SDan Mick 	 * Add VGA legacy resources to the bridge's pci_bus_res if it
29532f283da5SDan Mick 	 * has VGA_ENABLE set.  Note that we put them in 'avail',
29542f283da5SDan Mick 	 * because that's used to populate the ranges prop; they'll be
29552f283da5SDan Mick 	 * removed from there by the VGA device once it's found.  Also,
29562f283da5SDan Mick 	 * remove them from the parent's available list and note them as
29572f283da5SDan Mick 	 * used in the parent.
29582f283da5SDan Mick 	 */
29592f283da5SDan Mick 
29602f283da5SDan Mick 	if (pci_getw(bus, dev, func, PCI_BCNF_BCNTRL) &
29612f283da5SDan Mick 	    PCI_BCNF_BCNTRL_VGA_ENABLE) {
29622f283da5SDan Mick 
29632f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].io_avail, 0x3b0, 0xc);
29642f283da5SDan Mick 
29652f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].io_used, 0x3b0, 0xc);
29662f283da5SDan Mick 		if (pci_bus_res[bus].io_avail != NULL) {
29672f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
29682f283da5SDan Mick 			    0x3b0, 0xc);
29692f283da5SDan Mick 		}
29702f283da5SDan Mick 
29712f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].io_avail, 0x3c0, 0x20);
29722f283da5SDan Mick 
29732f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].io_used, 0x3c0, 0x20);
29742f283da5SDan Mick 		if (pci_bus_res[bus].io_avail != NULL) {
29752f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[bus].io_avail,
29762f283da5SDan Mick 			    0x3c0, 0x20);
29772f283da5SDan Mick 		}
29782f283da5SDan Mick 
29792f283da5SDan Mick 		memlist_insert(&pci_bus_res[secbus].mem_avail, 0xa0000,
29802f283da5SDan Mick 		    0x20000);
29812f283da5SDan Mick 
29822f283da5SDan Mick 		memlist_insert(&pci_bus_res[bus].mem_used, 0xa0000, 0x20000);
29832f283da5SDan Mick 		if (pci_bus_res[bus].mem_avail != NULL) {
29842f283da5SDan Mick 			(void) memlist_remove(&pci_bus_res[bus].mem_avail,
29852f283da5SDan Mick 			    0xa0000, 0x20000);
29862f283da5SDan Mick 		}
29872f283da5SDan Mick 	}
29887c478bd9Sstevel@tonic-gate 	add_bus_range_prop(secbus);
29898fc7923fSDana Myers 	add_ranges_prop(secbus, 1);
29907c478bd9Sstevel@tonic-gate }
29917c478bd9Sstevel@tonic-gate 
299209f67678Sanish extern const struct pci_class_strings_s class_pci[];
299309f67678Sanish extern int class_pci_items;
29947c478bd9Sstevel@tonic-gate 
29957c478bd9Sstevel@tonic-gate static void
29967c478bd9Sstevel@tonic-gate add_model_prop(dev_info_t *dip, uint_t classcode)
29977c478bd9Sstevel@tonic-gate {
29987c478bd9Sstevel@tonic-gate 	const char *desc;
29997c478bd9Sstevel@tonic-gate 	int i;
30007c478bd9Sstevel@tonic-gate 	uchar_t baseclass = classcode >> 16;
30017c478bd9Sstevel@tonic-gate 	uchar_t subclass = (classcode >> 8) & 0xff;
30027c478bd9Sstevel@tonic-gate 	uchar_t progclass = classcode & 0xff;
30037c478bd9Sstevel@tonic-gate 
30047c478bd9Sstevel@tonic-gate 	if ((baseclass == PCI_CLASS_MASS) && (subclass == PCI_MASS_IDE)) {
30057c478bd9Sstevel@tonic-gate 		desc = "IDE controller";
30067c478bd9Sstevel@tonic-gate 	} else {
30077c478bd9Sstevel@tonic-gate 		for (desc = 0, i = 0; i < class_pci_items; i++) {
30087c478bd9Sstevel@tonic-gate 			if ((baseclass == class_pci[i].base_class) &&
30097c478bd9Sstevel@tonic-gate 			    (subclass == class_pci[i].sub_class) &&
30107c478bd9Sstevel@tonic-gate 			    (progclass == class_pci[i].prog_class)) {
301109f67678Sanish 				desc = class_pci[i].actual_desc;
30127c478bd9Sstevel@tonic-gate 				break;
30137c478bd9Sstevel@tonic-gate 			}
30147c478bd9Sstevel@tonic-gate 		}
301509f67678Sanish 		if (i == class_pci_items)
30167c478bd9Sstevel@tonic-gate 			desc = "Unknown class of pci/pnpbios device";
30177c478bd9Sstevel@tonic-gate 	}
30187c478bd9Sstevel@tonic-gate 
30197c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, dip, "model",
30207c478bd9Sstevel@tonic-gate 	    (char *)desc);
30217c478bd9Sstevel@tonic-gate }
30227c478bd9Sstevel@tonic-gate 
30237c478bd9Sstevel@tonic-gate static void
30247c478bd9Sstevel@tonic-gate add_bus_range_prop(int bus)
30257c478bd9Sstevel@tonic-gate {
30267c478bd9Sstevel@tonic-gate 	int bus_range[2];
30277c478bd9Sstevel@tonic-gate 
30287c478bd9Sstevel@tonic-gate 	if (pci_bus_res[bus].dip == NULL)
30297c478bd9Sstevel@tonic-gate 		return;
30307c478bd9Sstevel@tonic-gate 	bus_range[0] = bus;
30317c478bd9Sstevel@tonic-gate 	bus_range[1] = pci_bus_res[bus].sub_bus;
30327c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
30337c478bd9Sstevel@tonic-gate 	    "bus-range", (int *)bus_range, 2);
30347c478bd9Sstevel@tonic-gate }
30357c478bd9Sstevel@tonic-gate 
3036b1f176e8Sjg /*
3037b1f176e8Sjg  * Add slot-names property for any named pci hot-plug slots
3038b1f176e8Sjg  */
3039b1f176e8Sjg static void
3040b1f176e8Sjg add_bus_slot_names_prop(int bus)
3041b1f176e8Sjg {
3042b1f176e8Sjg 	char slotprop[256];
3043b1f176e8Sjg 	int len;
3044b1f176e8Sjg 
3045d57b3b3dSprasad 	if (pci_bus_res[bus].dip != NULL) {
3046d57b3b3dSprasad 		/* simply return if the property is already defined */
3047d57b3b3dSprasad 		if (ddi_prop_exists(DDI_DEV_T_ANY, pci_bus_res[bus].dip,
3048d57b3b3dSprasad 		    DDI_PROP_DONTPASS, "slot-names"))
3049d57b3b3dSprasad 			return;
3050d57b3b3dSprasad 	}
3051d57b3b3dSprasad 
3052b1f176e8Sjg 	len = pci_slot_names_prop(bus, slotprop, sizeof (slotprop));
3053b1f176e8Sjg 	if (len > 0) {
305453273e82Ssethg 		/*
305553273e82Ssethg 		 * Only create a peer bus node if this bus may be a peer bus.
305653273e82Ssethg 		 * It may be a peer bus if the dip is NULL and if par_bus is
305753273e82Ssethg 		 * -1 (par_bus is -1 if this bus was not found to be
305853273e82Ssethg 		 * subordinate to any PCI-PCI bridge).
305953273e82Ssethg 		 * If it's not a peer bus, then the ACPI BBN-handling code
306053273e82Ssethg 		 * will remove it later.
306153273e82Ssethg 		 */
306253273e82Ssethg 		if (pci_bus_res[bus].par_bus == (uchar_t)-1 &&
306353273e82Ssethg 		    pci_bus_res[bus].dip == NULL) {
306453273e82Ssethg 
3065b1f176e8Sjg 			create_root_bus_dip(bus);
306653273e82Ssethg 		}
306753273e82Ssethg 		if (pci_bus_res[bus].dip != NULL) {
306853273e82Ssethg 			ASSERT((len % sizeof (int)) == 0);
306953273e82Ssethg 			(void) ndi_prop_update_int_array(DDI_DEV_T_NONE,
307053273e82Ssethg 			    pci_bus_res[bus].dip, "slot-names",
307153273e82Ssethg 			    (int *)slotprop, len / sizeof (int));
307253273e82Ssethg 		} else {
307353273e82Ssethg 			cmn_err(CE_NOTE, "!BIOS BUG: Invalid bus number in PCI "
307453273e82Ssethg 			    "IRQ routing table; Not adding slot-names "
307553273e82Ssethg 			    "property for incorrect bus %d", bus);
307653273e82Ssethg 		}
3077b1f176e8Sjg 	}
3078b1f176e8Sjg }
3079b1f176e8Sjg 
30808fc7923fSDana Myers /*
30818fc7923fSDana Myers  * Handle both PCI root and PCI-PCI bridge range properties;
30828fc7923fSDana Myers  * non-zero 'ppb' argument select PCI-PCI bridges versus root.
30838fc7923fSDana Myers  */
30848fc7923fSDana Myers static void
30858fc7923fSDana Myers memlist_to_ranges(void **rp, struct memlist *entry, int type, int ppb)
30867c478bd9Sstevel@tonic-gate {
30878fc7923fSDana Myers 	ppb_ranges_t *ppb_rp = *rp;
30888fc7923fSDana Myers 	pci_ranges_t *pci_rp = *rp;
30898fc7923fSDana Myers 
30908fc7923fSDana Myers 	while (entry != NULL) {
30918fc7923fSDana Myers 		if (ppb) {
30928fc7923fSDana Myers 			ppb_rp->child_high = ppb_rp->parent_high = type;
30938fc7923fSDana Myers 			ppb_rp->child_mid = ppb_rp->parent_mid =
309456f33205SJonathan Adams 			    (uint32_t)(entry->ml_address >> 32); /* XXX */
30958fc7923fSDana Myers 			ppb_rp->child_low = ppb_rp->parent_low =
309656f33205SJonathan Adams 			    (uint32_t)entry->ml_address;
30978fc7923fSDana Myers 			ppb_rp->size_high =
309856f33205SJonathan Adams 			    (uint32_t)(entry->ml_size >> 32); /* XXX */
309956f33205SJonathan Adams 			ppb_rp->size_low = (uint32_t)entry->ml_size;
31008fc7923fSDana Myers 			*rp = ++ppb_rp;
31018fc7923fSDana Myers 		} else {
31028fc7923fSDana Myers 			pci_rp->child_high = type;
31038fc7923fSDana Myers 			pci_rp->child_mid = pci_rp->parent_high =
310456f33205SJonathan Adams 			    (uint32_t)(entry->ml_address >> 32); /* XXX */
31058fc7923fSDana Myers 			pci_rp->child_low = pci_rp->parent_low =
310656f33205SJonathan Adams 			    (uint32_t)entry->ml_address;
31078fc7923fSDana Myers 			pci_rp->size_high =
310856f33205SJonathan Adams 			    (uint32_t)(entry->ml_size >> 32); /* XXX */
310956f33205SJonathan Adams 			pci_rp->size_low = (uint32_t)entry->ml_size;
31108fc7923fSDana Myers 			*rp = ++pci_rp;
31118fc7923fSDana Myers 		}
311256f33205SJonathan Adams 		entry = entry->ml_next;
31138fc7923fSDana Myers 	}
31148fc7923fSDana Myers }
31157c478bd9Sstevel@tonic-gate 
31168fc7923fSDana Myers static void
31178fc7923fSDana Myers add_ranges_prop(int bus, int ppb)
31188fc7923fSDana Myers {
31198fc7923fSDana Myers 	int total, alloc_size;
31208fc7923fSDana Myers 	void	*rp, *next_rp;
31212f283da5SDan Mick 	struct memlist *iolist, *memlist, *pmemlist;
31228fc7923fSDana Myers 
3123ec0c94e7SDana Myers 	/* no devinfo node - unused bus, return */
3124ec0c94e7SDana Myers 	if (pci_bus_res[bus].dip == NULL)
3125ec0c94e7SDana Myers 		return;
3126ec0c94e7SDana Myers 
31272f283da5SDan Mick 	iolist = memlist = pmemlist = (struct memlist *)NULL;
31282f283da5SDan Mick 
31292f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].io_avail, &iolist);
31302f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].io_used, &iolist);
31312f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].mem_avail, &memlist);
31322f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].mem_used, &memlist);
31332f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].pmem_avail, &pmemlist);
31342f283da5SDan Mick 	memlist_merge(&pci_bus_res[bus].pmem_used, &pmemlist);
31352f283da5SDan Mick 
31362f283da5SDan Mick 	total = memlist_count(iolist);
31372f283da5SDan Mick 	total += memlist_count(memlist);
31382f283da5SDan Mick 	total += memlist_count(pmemlist);
31398fc7923fSDana Myers 
31408fc7923fSDana Myers 	/* no property is created if no ranges are present */
31418fc7923fSDana Myers 	if (total == 0)
31428fc7923fSDana Myers 		return;
31438fc7923fSDana Myers 
31448fc7923fSDana Myers 	alloc_size = total *
31458fc7923fSDana Myers 	    (ppb ? sizeof (ppb_ranges_t) : sizeof (pci_ranges_t));
31468fc7923fSDana Myers 
31478fc7923fSDana Myers 	next_rp = rp = kmem_alloc(alloc_size, KM_SLEEP);
31488fc7923fSDana Myers 
31492f283da5SDan Mick 	memlist_to_ranges(&next_rp, iolist, PCI_ADDR_IO | PCI_REG_REL_M, ppb);
31502f283da5SDan Mick 	memlist_to_ranges(&next_rp, memlist,
31518fc7923fSDana Myers 	    PCI_ADDR_MEM32 | PCI_REG_REL_M, ppb);
31522f283da5SDan Mick 	memlist_to_ranges(&next_rp, pmemlist,
31538fc7923fSDana Myers 	    PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M, ppb);
31548fc7923fSDana Myers 
31558fc7923fSDana Myers 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
31568fc7923fSDana Myers 	    "ranges", (int *)rp, alloc_size / sizeof (int));
31578fc7923fSDana Myers 
31588fc7923fSDana Myers 	kmem_free(rp, alloc_size);
31592f283da5SDan Mick 	memlist_free_all(&iolist);
31602f283da5SDan Mick 	memlist_free_all(&memlist);
31612f283da5SDan Mick 	memlist_free_all(&pmemlist);
31627c478bd9Sstevel@tonic-gate }
31637c478bd9Sstevel@tonic-gate 
31647c478bd9Sstevel@tonic-gate static void
31658fc7923fSDana Myers memlist_remove_list(struct memlist **list, struct memlist *remove_list)
31667c478bd9Sstevel@tonic-gate {
31678fc7923fSDana Myers 	while (list && *list && remove_list) {
316856f33205SJonathan Adams 		(void) memlist_remove(list, remove_list->ml_address,
316956f33205SJonathan Adams 		    remove_list->ml_size);
317056f33205SJonathan Adams 		remove_list = remove_list->ml_next;
31718fc7923fSDana Myers 	}
31727c478bd9Sstevel@tonic-gate }
31737c478bd9Sstevel@tonic-gate 
31747c478bd9Sstevel@tonic-gate static int
31757c478bd9Sstevel@tonic-gate memlist_to_spec(struct pci_phys_spec *sp, struct memlist *list, int type)
31767c478bd9Sstevel@tonic-gate {
31777c478bd9Sstevel@tonic-gate 	int i = 0;
31787c478bd9Sstevel@tonic-gate 
31797c478bd9Sstevel@tonic-gate 	while (list) {
31807c478bd9Sstevel@tonic-gate 		/* assume 32-bit addresses */
31817c478bd9Sstevel@tonic-gate 		sp->pci_phys_hi = type;
31827c478bd9Sstevel@tonic-gate 		sp->pci_phys_mid = 0;
318356f33205SJonathan Adams 		sp->pci_phys_low = (uint32_t)list->ml_address;
31847c478bd9Sstevel@tonic-gate 		sp->pci_size_hi = 0;
318556f33205SJonathan Adams 		sp->pci_size_low = (uint32_t)list->ml_size;
31867c478bd9Sstevel@tonic-gate 
318756f33205SJonathan Adams 		list = list->ml_next;
31887c478bd9Sstevel@tonic-gate 		sp++, i++;
31897c478bd9Sstevel@tonic-gate 	}
31907c478bd9Sstevel@tonic-gate 	return (i);
31917c478bd9Sstevel@tonic-gate }
31927c478bd9Sstevel@tonic-gate 
31937c478bd9Sstevel@tonic-gate static void
31947c478bd9Sstevel@tonic-gate add_bus_available_prop(int bus)
31957c478bd9Sstevel@tonic-gate {
31967c478bd9Sstevel@tonic-gate 	int i, count;
31977c478bd9Sstevel@tonic-gate 	struct pci_phys_spec *sp;
31987c478bd9Sstevel@tonic-gate 
3199ec0c94e7SDana Myers 	/* no devinfo node - unused bus, return */
3200ec0c94e7SDana Myers 	if (pci_bus_res[bus].dip == NULL)
3201ec0c94e7SDana Myers 		return;
3202ec0c94e7SDana Myers 
32032f283da5SDan Mick 	count = memlist_count(pci_bus_res[bus].io_avail) +
32042f283da5SDan Mick 	    memlist_count(pci_bus_res[bus].mem_avail) +
32052f283da5SDan Mick 	    memlist_count(pci_bus_res[bus].pmem_avail);
32067c478bd9Sstevel@tonic-gate 
32077c478bd9Sstevel@tonic-gate 	if (count == 0)		/* nothing available */
32087c478bd9Sstevel@tonic-gate 		return;
32097c478bd9Sstevel@tonic-gate 
32107c478bd9Sstevel@tonic-gate 	sp = kmem_alloc(count * sizeof (*sp), KM_SLEEP);
32112f283da5SDan Mick 	i = memlist_to_spec(&sp[0], pci_bus_res[bus].io_avail,
32127c478bd9Sstevel@tonic-gate 	    PCI_ADDR_IO | PCI_REG_REL_M);
32132f283da5SDan Mick 	i += memlist_to_spec(&sp[i], pci_bus_res[bus].mem_avail,
32147c478bd9Sstevel@tonic-gate 	    PCI_ADDR_MEM32 | PCI_REG_REL_M);
32152f283da5SDan Mick 	i += memlist_to_spec(&sp[i], pci_bus_res[bus].pmem_avail,
32167c478bd9Sstevel@tonic-gate 	    PCI_ADDR_MEM32 | PCI_REG_REL_M | PCI_REG_PF_M);
32177c478bd9Sstevel@tonic-gate 	ASSERT(i == count);
32187c478bd9Sstevel@tonic-gate 
32197c478bd9Sstevel@tonic-gate 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, pci_bus_res[bus].dip,
32207c478bd9Sstevel@tonic-gate 	    "available", (int *)sp,
32217c478bd9Sstevel@tonic-gate 	    i * sizeof (struct pci_phys_spec) / sizeof (int));
32227c478bd9Sstevel@tonic-gate 	kmem_free(sp, count * sizeof (*sp));
32237c478bd9Sstevel@tonic-gate }
3224f55ce205Sszhou 
3225f55ce205Sszhou static void
3226f55ce205Sszhou alloc_res_array(void)
3227f55ce205Sszhou {
3228f55ce205Sszhou 	static int array_max = 0;
3229f55ce205Sszhou 	int old_max;
3230f55ce205Sszhou 	void *old_res;
3231f55ce205Sszhou 
323247310cedSDana Myers 	if (array_max > pci_bios_maxbus + 1)
3233f55ce205Sszhou 		return;	/* array is big enough */
3234f55ce205Sszhou 
3235f55ce205Sszhou 	old_max = array_max;
3236f55ce205Sszhou 	old_res = pci_bus_res;
3237f55ce205Sszhou 
3238f55ce205Sszhou 	if (array_max == 0)
3239f55ce205Sszhou 		array_max = 16;	/* start with a reasonable number */
3240f55ce205Sszhou 
324147310cedSDana Myers 	while (array_max < pci_bios_maxbus + 1)
3242f55ce205Sszhou 		array_max <<= 1;
3243f55ce205Sszhou 	pci_bus_res = (struct pci_bus_resource *)kmem_zalloc(
3244f55ce205Sszhou 	    array_max * sizeof (struct pci_bus_resource), KM_SLEEP);
3245f55ce205Sszhou 
3246f55ce205Sszhou 	if (old_res) {	/* copy content and free old array */
3247f55ce205Sszhou 		bcopy(old_res, pci_bus_res,
3248f55ce205Sszhou 		    old_max * sizeof (struct pci_bus_resource));
3249f55ce205Sszhou 		kmem_free(old_res, old_max * sizeof (struct pci_bus_resource));
3250f55ce205Sszhou 	}
3251f55ce205Sszhou }
3252c8589f13Ssethg 
3253c8589f13Ssethg static void
3254c8589f13Ssethg create_ioapic_node(int bus, int dev, int fn, ushort_t vendorid,
3255c8589f13Ssethg     ushort_t deviceid)
3256c8589f13Ssethg {
3257c8589f13Ssethg 	static dev_info_t *ioapicsnode = NULL;
3258c8589f13Ssethg 	static int numioapics = 0;
3259c8589f13Ssethg 	dev_info_t *ioapic_node;
3260c8589f13Ssethg 	uint64_t physaddr;
3261c8589f13Ssethg 	uint32_t lobase, hibase = 0;
3262c8589f13Ssethg 
3263c8589f13Ssethg 	/* BAR 0 contains the IOAPIC's memory-mapped I/O address */
3264c8589f13Ssethg 	lobase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0);
3265c8589f13Ssethg 
3266c8589f13Ssethg 	/* We (and the rest of the world) only support memory-mapped IOAPICs */
3267c8589f13Ssethg 	if ((lobase & PCI_BASE_SPACE_M) != PCI_BASE_SPACE_MEM)
3268c8589f13Ssethg 		return;
3269c8589f13Ssethg 
3270c8589f13Ssethg 	if ((lobase & PCI_BASE_TYPE_M) == PCI_BASE_TYPE_ALL)
3271c8589f13Ssethg 		hibase = (*pci_getl_func)(bus, dev, fn, PCI_CONF_BASE0 + 4);
3272c8589f13Ssethg 
3273c8589f13Ssethg 	lobase &= PCI_BASE_M_ADDR_M;
3274c8589f13Ssethg 
3275c8589f13Ssethg 	physaddr = (((uint64_t)hibase) << 32) | lobase;
3276c8589f13Ssethg 
3277c8589f13Ssethg 	/*
3278c8589f13Ssethg 	 * Create a nexus node for all IOAPICs under the root node.
3279c8589f13Ssethg 	 */
3280c8589f13Ssethg 	if (ioapicsnode == NULL) {
3281c8589f13Ssethg 		if (ndi_devi_alloc(ddi_root_node(), IOAPICS_NODE_NAME,
3282c8589f13Ssethg 		    (pnode_t)DEVI_SID_NODEID, &ioapicsnode) != NDI_SUCCESS) {
3283c8589f13Ssethg 			return;
3284c8589f13Ssethg 		}
3285c8589f13Ssethg 		(void) ndi_devi_online(ioapicsnode, 0);
3286c8589f13Ssethg 	}
3287c8589f13Ssethg 
3288c8589f13Ssethg 	/*
3289c8589f13Ssethg 	 * Create a child node for this IOAPIC
3290c8589f13Ssethg 	 */
3291c8589f13Ssethg 	ioapic_node = ddi_add_child(ioapicsnode, IOAPICS_CHILD_NAME,
3292c8589f13Ssethg 	    DEVI_SID_NODEID, numioapics++);
3293c8589f13Ssethg 	if (ioapic_node == NULL) {
3294c8589f13Ssethg 		return;
3295c8589f13Ssethg 	}
3296c8589f13Ssethg 
3297c8589f13Ssethg 	/* Vendor and Device ID */
3298c8589f13Ssethg 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
3299c8589f13Ssethg 	    IOAPICS_PROP_VENID, vendorid);
3300c8589f13Ssethg 	(void) ndi_prop_update_int(DDI_DEV_T_NONE, ioapic_node,
3301c8589f13Ssethg 	    IOAPICS_PROP_DEVID, deviceid);
3302c8589f13Ssethg 
3303c8589f13Ssethg 	/* device_type */
3304c8589f13Ssethg 	(void) ndi_prop_update_string(DDI_DEV_T_NONE, ioapic_node,
3305c8589f13Ssethg 	    "device_type", IOAPICS_DEV_TYPE);
3306c8589f13Ssethg 
3307c8589f13Ssethg 	/* reg */
3308c8589f13Ssethg 	(void) ndi_prop_update_int64(DDI_DEV_T_NONE, ioapic_node,
3309c8589f13Ssethg 	    "reg", physaddr);
3310c8589f13Ssethg }
3311d57b3b3dSprasad 
3312d57b3b3dSprasad /*
3313d57b3b3dSprasad  * NOTE: For PCIe slots, the name is generated from the slot number
3314d57b3b3dSprasad  * information obtained from Slot Capabilities register.
3315d57b3b3dSprasad  * For non-PCIe slots, it is generated based on the slot number
3316d57b3b3dSprasad  * information in the PCI IRQ table.
3317d57b3b3dSprasad  */
3318d57b3b3dSprasad static void
3319d57b3b3dSprasad pciex_slot_names_prop(dev_info_t *dip, ushort_t slot_num)
3320d57b3b3dSprasad {
3321d57b3b3dSprasad 	char slotprop[256];
3322d57b3b3dSprasad 	int len;
3323d57b3b3dSprasad 
3324d57b3b3dSprasad 	bzero(slotprop, sizeof (slotprop));
3325d57b3b3dSprasad 
3326d57b3b3dSprasad 	/* set mask to 1 as there is only one slot (i.e dev 0) */
3327d57b3b3dSprasad 	*(uint32_t *)slotprop = 1;
3328d57b3b3dSprasad 	len = 4;
3329d57b3b3dSprasad 	(void) snprintf(slotprop + len, sizeof (slotprop) - len, "pcie%d",
3330d57b3b3dSprasad 	    slot_num);
3331d57b3b3dSprasad 	len += strlen(slotprop + len) + 1;
3332d57b3b3dSprasad 	len += len % 4;
3333d57b3b3dSprasad 	(void) ndi_prop_update_int_array(DDI_DEV_T_NONE, dip, "slot-names",
3334d57b3b3dSprasad 	    (int *)slotprop, len / sizeof (int));
3335d57b3b3dSprasad }
3336c0da6274SZhi-Jun Robin Fu 
3337c0da6274SZhi-Jun Robin Fu /*
3338c0da6274SZhi-Jun Robin Fu  * This is currently a hack, a better way is needed to determine if it
3339c0da6274SZhi-Jun Robin Fu  * is a PCIE platform.
3340c0da6274SZhi-Jun Robin Fu  */
3341c0da6274SZhi-Jun Robin Fu static boolean_t
3342c0da6274SZhi-Jun Robin Fu is_pcie_platform()
3343c0da6274SZhi-Jun Robin Fu {
3344c0da6274SZhi-Jun Robin Fu 	uint8_t bus;
3345c0da6274SZhi-Jun Robin Fu 
3346c0da6274SZhi-Jun Robin Fu 	for (bus = 0; bus < pci_bios_maxbus; bus++) {
3347c0da6274SZhi-Jun Robin Fu 		if (look_for_any_pciex_device(bus))
3348c0da6274SZhi-Jun Robin Fu 			return (B_TRUE);
3349c0da6274SZhi-Jun Robin Fu 	}
3350c0da6274SZhi-Jun Robin Fu 	return (B_FALSE);
3351c0da6274SZhi-Jun Robin Fu }
3352c0da6274SZhi-Jun Robin Fu 
3353c0da6274SZhi-Jun Robin Fu /*
3354c0da6274SZhi-Jun Robin Fu  * Enable reporting of AER capability next pointer.
3355c0da6274SZhi-Jun Robin Fu  * This needs to be done only for CK8-04 devices
3356c0da6274SZhi-Jun Robin Fu  * by setting NV_XVR_VEND_CYA1 (offset 0xf40) bit 13
3357c0da6274SZhi-Jun Robin Fu  * NOTE: BIOS is disabling this, it needs to be enabled temporarily
3358c0da6274SZhi-Jun Robin Fu  *
3359c0da6274SZhi-Jun Robin Fu  * This function is adapted from npe_ck804_fix_aer_ptr(), and is
3360c0da6274SZhi-Jun Robin Fu  * called from pci_boot.c.
3361c0da6274SZhi-Jun Robin Fu  */
3362c0da6274SZhi-Jun Robin Fu static void
3363c0da6274SZhi-Jun Robin Fu ck804_fix_aer_ptr(dev_info_t *dip, pcie_req_id_t bdf)
3364c0da6274SZhi-Jun Robin Fu {
3365c0da6274SZhi-Jun Robin Fu 	dev_info_t *rcdip;
3366c0da6274SZhi-Jun Robin Fu 	ushort_t cya1;
3367c0da6274SZhi-Jun Robin Fu 
3368c0da6274SZhi-Jun Robin Fu 	rcdip = pcie_get_rc_dip(dip);
3369c0da6274SZhi-Jun Robin Fu 	ASSERT(rcdip != NULL);
3370c0da6274SZhi-Jun Robin Fu 
3371c0da6274SZhi-Jun Robin Fu 	if ((pci_cfgacc_get16(rcdip, bdf, PCI_CONF_VENID) ==
3372c0da6274SZhi-Jun Robin Fu 	    NVIDIA_VENDOR_ID) &&
3373c0da6274SZhi-Jun Robin Fu 	    (pci_cfgacc_get16(rcdip, bdf, PCI_CONF_DEVID) ==
3374c0da6274SZhi-Jun Robin Fu 	    NVIDIA_CK804_DEVICE_ID) &&
3375c0da6274SZhi-Jun Robin Fu 	    (pci_cfgacc_get8(rcdip, bdf, PCI_CONF_REVID) >=
3376c0da6274SZhi-Jun Robin Fu 	    NVIDIA_CK804_AER_VALID_REVID)) {
3377c0da6274SZhi-Jun Robin Fu 		cya1 = pci_cfgacc_get16(rcdip, bdf, NVIDIA_CK804_VEND_CYA1_OFF);
3378c0da6274SZhi-Jun Robin Fu 		if (!(cya1 & ~NVIDIA_CK804_VEND_CYA1_ERPT_MASK))
3379c0da6274SZhi-Jun Robin Fu 			(void) pci_cfgacc_put16(rcdip, bdf,
3380c0da6274SZhi-Jun Robin Fu 			    NVIDIA_CK804_VEND_CYA1_OFF,
3381c0da6274SZhi-Jun Robin Fu 			    cya1 | NVIDIA_CK804_VEND_CYA1_ERPT_VAL);
3382c0da6274SZhi-Jun Robin Fu 	}
3383c0da6274SZhi-Jun Robin Fu }
3384