1 /*
2  * CDDL HEADER START
3  *
4  * The contents of this file are subject to the terms of the
5  * Common Development and Distribution License (the "License").
6  * You may not use this file except in compliance with the License.
7  *
8  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9  * or http://www.opensolaris.org/os/licensing.
10  * See the License for the specific language governing permissions
11  * and limitations under the License.
12  *
13  * When distributing Covered Code, include this CDDL HEADER in each
14  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15  * If applicable, add the following below this CDDL HEADER, with the
16  * fields enclosed by brackets "[]" replaced with your own identifying
17  * information: Portions Copyright [yyyy] [name of copyright owner]
18  *
19  * CDDL HEADER END
20  */
21 
22 /*
23  * Copyright 2006 Sun Microsystems, Inc.  All rights reserved.
24  * Use is subject to license terms.
25  */
26 
27 #ifndef _ATA_COMMON_H
28 #define	_ATA_COMMON_H
29 
30 #pragma ident	"%Z%%M%	%I%	%E% SMI"
31 
32 #ifdef	__cplusplus
33 extern "C" {
34 #endif
35 
36 #include <sys/varargs.h>
37 
38 #include <sys/scsi/scsi.h>
39 #include <sys/dktp/dadkio.h>
40 #include <sys/dktp/dadev.h>
41 #include <sys/dkio.h>
42 #include <sys/dktp/tgdk.h>
43 
44 #include <sys/ddi.h>
45 #include <sys/sunddi.h>
46 
47 #include "ghd.h"
48 
49 #include "pciide.h"
50 #include "ata_cmd.h"
51 #include "ata_fsm.h"
52 #include "ata_debug.h"
53 
54 
55 /*
56  * device types
57  */
58 #define	ATA_DEV_NONE	0
59 #define	ATA_DEV_DISK	1
60 #define	ATA_DEV_ATAPI	2
61 
62 /*
63  * Largest sector allowed in 28 bit mode
64  */
65 #define	MAX_28BIT_CAPACITY	0xfffffff
66 
67 
68 
69 /*
70  * ata-options property configuration bits
71  */
72 
73 #define	ATA_OPTIONS_DMA		0x01
74 
75 
76 
77 /* ad_flags (per-drive) */
78 
79 #define	AD_ATAPI		0x01	/* is an ATAPI drive */
80 #define	AD_DISK			0x02
81 #define	AD_MUTEX_INIT		0x04
82 #define	AD_NO_CDB_INTR		0x20
83 #define	AD_1SECTOR		0x40
84 #define	AD_INT13LBA		0x80	/* supports LBA at Int13 interface */
85 #define	AD_NORVRT		0x100	/* block revert-to-defaults */
86 #define	AD_EXT48		0x200	/* 48 bit (extended) LBA */
87 #define	ATAPIDRV(X)  ((X)->ad_flags & AD_ATAPI)
88 
89 
90 /* max targets and luns */
91 
92 #define	ATA_MAXTARG	2
93 #define	ATA_MAXLUN	16
94 
95 /*
96  * PCI-IDE Bus Mastering Scatter/Gather list size
97  */
98 #define	ATA_DMA_NSEGS	17	/* enough for at least 64K */
99 
100 /*
101  * Controller port address defaults
102  */
103 #define	ATA_BASE0	0x1f0
104 #define	ATA_BASE1	0x170
105 
106 /*
107  * port offsets from base address ioaddr1
108  */
109 #define	AT_DATA		0x00	/* data register 			*/
110 #define	AT_ERROR	0x01	/* error register (read)		*/
111 #define	AT_FEATURE	0x01	/* features (write)			*/
112 #define	AT_COUNT	0x02    /* sector count 			*/
113 #define	AT_SECT		0x03	/* sector number 			*/
114 #define	AT_LCYL		0x04	/* cylinder low byte 			*/
115 #define	AT_HCYL		0x05	/* cylinder high byte 			*/
116 #define	AT_DRVHD	0x06    /* drive/head register 			*/
117 #define	AT_STATUS	0x07	/* status/command register 		*/
118 #define	AT_CMD		0x07	/* status/command register 		*/
119 
120 /*
121  * port offsets from base address ioaddr2
122  */
123 #define	AT_ALTSTATUS	0x00	/* alternate status (read)		*/
124 #define	AT_DEVCTL	0x00	/* device control (write)		*/
125 
126 /*	Device control register						*/
127 #define	ATDC_NIEN    	0x02    /* disable interrupts 			*/
128 #define	ATDC_SRST	0x04	/* controller reset			*/
129 #define	ATDC_D3		0x08	/* Mysterious bit, must be set  	*/
130 /*
131  * ATA-6 spec
132  * In 48-bit addressing, reading the LBA location and count
133  * registers when the high-order bit is set reads the "previous
134  * content" (LBA bits 47:24, count bits 15:8) instead of the
135  * "most recent" values (LBA bits 23:0, count bits 7:0).
136  */
137 #define	ATDC_HOB	0x80	/* High order bit			*/
138 
139 /*
140  * Status bits from AT_STATUS register
141  */
142 #define	ATS_BSY		0x80    /* controller busy 			*/
143 #define	ATS_DRDY	0x40    /* drive ready 				*/
144 #define	ATS_DF		0x20    /* device fault				*/
145 #define	ATS_DSC    	0x10    /* seek operation complete 		*/
146 #define	ATS_DRQ		0x08	/* data request 			*/
147 #define	ATS_CORR	0x04    /* ECC correction applied 		*/
148 #define	ATS_IDX		0x02    /* disk revolution index 		*/
149 #define	ATS_ERR		0x01    /* error flag 				*/
150 
151 /*
152  * Status bits from AT_ERROR register
153  */
154 #define	ATE_BBK_ICRC	0x80	/* bad block detected in ATA-1		*/
155 				/* ICRC error in ATA-4 and newer	*/
156 #define	ATE_UNC		0x40	/* uncorrectable data error		*/
157 #define	ATE_MC		0x20    /* Media change				*/
158 #define	ATE_IDNF	0x10    /* ID not found				*/
159 #define	ATE_MCR		0x08	/* media change request			*/
160 #define	ATE_ABORT	0x04    /* aborted command			*/
161 #define	ATE_TKONF	0x02    /* track 0 not found			*/
162 #define	ATE_AMNF	0x01    /* address mark not found		*/
163 
164 #define	ATE_NM		0x02	/* no media				*/
165 
166 /*
167  * Drive selectors for AT_DRVHD register
168  */
169 #define	ATDH_LBA	0x40	/* addressing in LBA mode not chs 	*/
170 #define	ATDH_DRIVE0	0xa0    /* or into AT_DRVHD to select drive 0 	*/
171 #define	ATDH_DRIVE1	0xb0    /* or into AT_DRVHD to select drive 1 	*/
172 
173 /*
174  * Feature register bits
175  */
176 #define	ATF_ATAPI_DMA	0x01	/* ATAPI DMA enable bit */
177 
178 /*
179  * common bits and options for set features (ATC_SET_FEAT)
180  */
181 #define	FC_WRITE_CACHE_ON	0x02
182 #define	FC_WRITE_CACHE_OFF	0x82
183 
184 /* Test which version of ATA is supported */
185 #define	IS_ATA_VERSION_SUPPORTED(idp, n) \
186 	((idp->ai_majorversion != 0xffff) && \
187 	(idp->ai_majorversion & (1<<n)))
188 
189 /* Test if supported version >= ATA-n */
190 #define	IS_ATA_VERSION_GE(idp, n) \
191 	((idp->ai_majorversion != 0xffff) && \
192 	(idp->ai_majorversion != 0) && \
193 	(idp->ai_majorversion >= (1<<n)))
194 
195 /* Test whether a device is a CD drive */
196 #define	IS_CDROM(dp) \
197 		((dp->ad_flags & AD_ATAPI) && \
198 		    ((dp->ad_id.ai_config >> 8) & DTYPE_MASK) == \
199 		    DTYPE_RODIRECT)
200 
201 /*  macros from old common hba code */
202 
203 #define	ATA_INTPROP(devi, pname, pval, plen) \
204 	(ddi_prop_op(DDI_DEV_T_ANY, (devi), PROP_LEN_AND_VAL_BUF, \
205 		DDI_PROP_DONTPASS, (pname), (caddr_t)(pval), (plen)))
206 
207 #define	ATA_LONGPROP(devi, pname, pval, plen) \
208 	(ddi_getlongprop(DDI_DEV_T_ANY, (devi), DDI_PROP_DONTPASS, \
209 		(pname), (caddr_t)(pval), (plen)))
210 
211 /*
212  *
213  * per-controller soft-state data structure
214  *
215  */
216 
217 #define	CTL2DRV(cp, t, l)	(cp->ac_drvp[t][l])
218 
219 typedef struct ata_ctl {
220 
221 	dev_info_t	*ac_dip;
222 	uint_t		 ac_flags;
223 	uint_t		 ac_timing_flags;
224 	struct ata_drv	*ac_drvp[ATA_MAXTARG][ATA_MAXLUN];
225 	int		 ac_max_transfer; /* max transfer in sectors */
226 	uint_t		 ac_standby_time; /* timer value seconds */
227 
228 	ccc_t		 ac_ccc;	  /* for GHD module */
229 	struct ata_drv	*ac_active_drvp;  /* active drive, if any */
230 	struct ata_pkt	*ac_active_pktp;  /* active packet, if any */
231 	uchar_t		 ac_state;
232 
233 	scsi_hba_tran_t *ac_atapi_tran;	  /* for atapi module */
234 
235 	/*
236 	 * port addresses associated with ioaddr1
237 	 */
238 	ddi_acc_handle_t ac_iohandle1;	  /* DDI I/O handle */
239 	caddr_t		 ac_ioaddr1;
240 	ushort_t	*ac_data;	  /* data register 		*/
241 	uchar_t		*ac_error;	  /* error register (read)	*/
242 	uchar_t		*ac_feature;	  /* features (write)		*/
243 	uchar_t		*ac_count;	  /* sector count 		*/
244 	uchar_t		*ac_sect;	  /* sector number 		*/
245 	uchar_t		*ac_lcyl;	  /* cylinder low byte 		*/
246 	uchar_t		*ac_hcyl;	  /* cylinder high byte 	*/
247 	uchar_t		*ac_drvhd;	  /* drive/head register 	*/
248 	uchar_t		*ac_status;	  /* status/command register 	*/
249 	uchar_t		*ac_cmd;	  /* status/command register 	*/
250 
251 	/*
252 	 * port addresses associated with ioaddr2
253 	 */
254 	ddi_acc_handle_t ac_iohandle2;	  /* DDI I/O handle		*/
255 	caddr_t		 ac_ioaddr2;
256 	uchar_t		*ac_altstatus;	  /* alternate status (read)	*/
257 	uchar_t		*ac_devctl;	  /* device control (write)	*/
258 
259 	/*
260 	 * handle and port addresss for PCI-IDE Bus Master controller
261 	 */
262 	ddi_acc_handle_t ac_bmhandle;	  /* DDI I/O handle		*/
263 	caddr_t		 ac_bmaddr;	  /* base addr of Bus Master Regs */
264 	uchar_t		 ac_pciide;	  /* PCI-IDE device */
265 	uchar_t		 ac_pciide_bm;	  /* Bus Mastering PCI-IDE device */
266 
267 	/*
268 	 * Scatter/Gather list for PCI-IDE Bus Mastering controllers
269 	 */
270 	caddr_t		 ac_sg_list;	  /* virtual addr of S/G list */
271 	paddr_t		 ac_sg_paddr;	  /* phys addr of S/G list */
272 	ddi_acc_handle_t ac_sg_acc_handle;
273 	ddi_dma_handle_t ac_sg_handle;
274 
275 	/*
276 	 * data for managing ARQ on ATAPI devices
277 	 */
278 	struct ata_pkt	*ac_arq_pktp;	  /* pkt for performing ATAPI ARQ */
279 	struct ata_pkt	*ac_fault_pktp;	  /* pkt that caused ARQ */
280 	uchar_t		 ac_arq_cdb[6];
281 } ata_ctl_t;
282 
283 /* ac_flags (per-controller) */
284 
285 #define	AC_GHD_INIT			0x02
286 #define	AC_ATAPI_INIT			0x04
287 #define	AC_DISK_INIT			0x08
288 #define	AC_ATTACHED			0x10
289 #define	AC_SCSI_HBA_TRAN_ALLOC		0x1000
290 #define	AC_SCSI_HBA_ATTACH		0x2000
291 
292 #define	AC_BMSTATREG_PIO_BROKEN		0x80000000
293 
294 /*
295  * Bug 1256489:
296  *
297  * If AC_BSY_WAIT needs to be set  for laptops that do
298  * suspend/resume but do not correctly wait for the busy bit to
299  * drop after a resume.
300  */
301 
302 /* ac_timing_flags (per-controller) */
303 #define	AC_BSY_WAIT	0x1	/* tweak timing in ata_start & atapi_start */
304 
305 
306 
307 /* Identify drive data */
308 struct ata_id {
309 /*  					WORD				*/
310 /* 					OFFSET COMMENT			*/
311 	ushort_t  ai_config;	  /*   0  general configuration bits 	*/
312 	ushort_t  ai_fixcyls;	  /*   1  # of fixed cylinders		*/
313 	ushort_t  ai_resv0;	  /*   2  # reserved			*/
314 	ushort_t  ai_heads;	  /*   3  # of heads			*/
315 	ushort_t  ai_trksiz;	  /*   4  # of unformatted bytes/track 	*/
316 	ushort_t  ai_secsiz;	  /*   5  # of unformatted bytes/sector	*/
317 	ushort_t  ai_sectors;	  /*   6  # of sectors/track		*/
318 	ushort_t  ai_resv1[3];	  /*   7  "Vendor Unique"		*/
319 	char	ai_drvser[20];	  /*  10  Serial number			*/
320 	ushort_t ai_buftype;	  /*  20  Buffer type			*/
321 	ushort_t ai_bufsz;	  /*  21  Buffer size in 512 byte incr  */
322 	ushort_t ai_ecc;	  /*  22  # of ecc bytes avail on rd/wr */
323 	char	ai_fw[8];	  /*  23  Firmware revision		*/
324 	char	ai_model[40];	  /*  27  Model #			*/
325 	ushort_t ai_mult1;	  /*  47  Multiple command flags	*/
326 	ushort_t ai_dwcap;	  /*  48  Doubleword capabilities	*/
327 	ushort_t ai_cap;	  /*  49  Capabilities			*/
328 	ushort_t ai_resv2;	  /*  50  Reserved			*/
329 	ushort_t ai_piomode;	  /*  51  PIO timing mode		*/
330 	ushort_t ai_dmamode;	  /*  52  DMA timing mode		*/
331 	ushort_t ai_validinfo;	  /*  53  bit0: wds 54-58, bit1: 64-70	*/
332 	ushort_t ai_curcyls;	  /*  54  # of current cylinders	*/
333 	ushort_t ai_curheads;	  /*  55  # of current heads		*/
334 	ushort_t ai_cursectrk;	  /*  56  # of current sectors/track	*/
335 	ushort_t ai_cursccp[2];	  /*  57  current sectors capacity	*/
336 	ushort_t ai_mult2;	  /*  59  multiple sectors info		*/
337 	ushort_t ai_addrsec[2];	  /*  60  LBA only: no of addr secs	*/
338 	ushort_t ai_sworddma;	  /*  62  single word dma modes		*/
339 	ushort_t ai_dworddma;	  /*  63  double word dma modes		*/
340 	ushort_t ai_advpiomode;	  /*  64  advanced PIO modes supported	*/
341 	ushort_t ai_minmwdma;	  /*  65  min multi-word dma cycle info	*/
342 	ushort_t ai_recmwdma;	  /*  66  rec multi-word dma cycle info	*/
343 	ushort_t ai_minpio;	  /*  67  min PIO cycle info		*/
344 	ushort_t ai_minpioflow;	  /*  68  min PIO cycle info w/flow ctl */
345 	ushort_t ai_resv3[2];	  /* 69,70 reserved			*/
346 	ushort_t ai_resv4[4];	  /* 71-74 reserved			*/
347 	ushort_t ai_qdepth;	  /*  75  queue depth			*/
348 	ushort_t ai_resv5[4];	  /* 76-79 reserved			*/
349 	ushort_t ai_majorversion; /*  80  major versions supported	*/
350 	ushort_t ai_minorversion; /*  81  minor version number supported */
351 	ushort_t ai_cmdset82;	  /*  82  command set supported		*/
352 	ushort_t ai_cmdset83;	  /*  83  more command sets supported	*/
353 	ushort_t ai_cmdset84;	  /*  84  more command sets supported	*/
354 	ushort_t ai_features85;	  /*  85 enabled features		*/
355 	ushort_t ai_features86;	  /*  86 enabled features		*/
356 	ushort_t ai_features87;	  /*  87 enabled features		*/
357 	ushort_t ai_ultradma;	  /*  88 Ultra DMA mode			*/
358 	ushort_t ai_erasetime;	  /*  89 security erase time		*/
359 	ushort_t ai_erasetimex;	  /*  90 enhanced security erase time	*/
360 	ushort_t ai_padding1[9];  /* pad through 99			*/
361 	ushort_t ai_addrsecxt[4]; /* 100 extended max LBA sector	*/
362 	ushort_t ai_padding2[22]; /* pad to 126				*/
363 	ushort_t ai_lastlun;	  /* 126 last LUN, as per SFF-8070i	*/
364 	ushort_t ai_resv6;	  /* 127 reserved			*/
365 	ushort_t ai_securestatus; /* 128 security status		*/
366 	ushort_t ai_vendor[31];	  /* 129-159 vendor specific		*/
367 	ushort_t ai_padding3[16]; /* 160 pad to 176			*/
368 	ushort_t ai_curmedser[30]; /* 176-205 current media serial number */
369 	ushort_t ai_padding4[49]; /* 206 pad to 255			*/
370 	ushort_t ai_integrity;	  /* 255 integrity word			*/
371 };
372 
373 /* Identify Drive: general config bits  - word 0 */
374 
375 #define	ATA_ID_REM_DRV  	0x80
376 #define	ATA_ID_COMPACT_FLASH 	0x848a
377 #define	ATA_ID_CF_TO_ATA 	0x040a
378 
379 /* Identify Drive: common capability bits - word 49 */
380 
381 #define	ATAC_DMA_SUPPORT	0x0100
382 #define	ATAC_LBA_SUPPORT	0x0200
383 #define	ATAC_IORDY_DISABLE	0x0400
384 #define	ATAC_IORDY_SUPPORT	0x0800
385 #define	ATAC_RESERVED_IDPKT	0x1000	/* rsrvd for identify pkt dev */
386 #define	ATAC_STANDBYTIMER	0x2000
387 #define	ATAC_ATA_TYPE_MASK	0x8001
388 #define	ATAC_ATA_TYPE		0x0000
389 #define	ATAC_ATAPI_TYPE_MASK	0xc000
390 #define	ATAC_ATAPI_TYPE		0x8000
391 
392 /* Identify Driver ai_validinfo (word 53) */
393 
394 #define	ATAC_VALIDINFO_83	0x0004	/* word 83 supported fields valid */
395 #define	ATAC_VALIDINFO_70_64	0x0002	/* word 70:64 sup. fields valid */
396 
397 /* Identify Drive: ai_dworddma (word 63) */
398 
399 #define	ATAC_MDMA_SEL_MASK	0x0700	/* Multiword DMA selected */
400 #define	ATAC_MDMA_2_SEL		0x0400	/* Multiword DMA mode 2 selected */
401 #define	ATAC_MDMA_1_SEL		0x0200	/* Multiword DMA mode 1 selected */
402 #define	ATAC_MDMA_0_SEL		0x0100	/* Multiword DMA mode 0 selected */
403 #define	ATAC_MDMA_2_SUP		0x0004	/* Multiword DMA mode 2 supported */
404 #define	ATAC_MDMA_1_SUP		0x0002	/* Multiword DMA mode 1 supported */
405 #define	ATAC_MDMA_0_SUP		0x0001	/* Multiword DMA mode 0 supported */
406 
407 /* Identify Drive: ai_advpiomode (word 64) */
408 
409 #define	ATAC_ADVPIO_4_SUP	0x0002	/* PIO mode 4 supported */
410 #define	ATAC_ADVPIO_3_SUP	0x0001	/* PIO mode 3 supported */
411 #define	ATAC_ADVPIO_SERIAL	0x0003	/* Serial interface */
412 
413 /* Identify Drive: ai_majorversion (word 80) */
414 
415 #define	ATAC_MAJVER_6		0x0040	/* ATA/ATAPI-6 version supported */
416 #define	ATAC_MAJVER_4		0x0010	/* ATA/ATAPI-4 version supported */
417 
418 /* Identify Drive: command set supported/enabled bits - words 83 and 86 */
419 
420 #define	ATACS_EXT48		0x0400	/* 48 bit address feature */
421 
422 /* Identify Drive: ai_features85 (word 85) */
423 #define	ATAC_FEATURES85_WCE	0x0020	/* write cache enabled */
424 
425 /* per-drive data struct */
426 
427 typedef struct ata_drv {
428 	ata_ctl_t		*ad_ctlp; 	/* pointer back to ctlr */
429 	struct ata_id		ad_id;  	/* IDENTIFY DRIVE data */
430 
431 	uint_t			ad_flags;
432 	uchar_t			ad_pciide_dma;	/* PCIIDE DMA supported */
433 	uchar_t			ad_targ;	/* target */
434 	uchar_t			ad_lun;		/* lun */
435 	uchar_t			ad_drive_bits;
436 
437 	/* Used by atapi side only */
438 
439 	uchar_t			ad_state;	/* state of ATAPI FSM */
440 	uchar_t			ad_cdb_len;	/* Size of ATAPI CDBs */
441 
442 	uchar_t			ad_bogus_drq;
443 	uchar_t			ad_nec_bad_status;
444 
445 	/* Used by disk side only */
446 
447 	struct scsi_device	ad_device;
448 	struct scsi_inquiry	ad_inquiry;
449 	struct ctl_obj		ad_ctl_obj;
450 	uchar_t			ad_rd_cmd;
451 	uchar_t			ad_wr_cmd;
452 	ushort_t		ad_acyl;
453 
454 	/*
455 	 * Geometry note: The following three values are the geometry
456 	 * that the driver will use.  They may differ from the
457 	 * geometry reported by the controller and/or BIOS.  See note
458 	 * on ata_fix_large_disk_geometry in ata_disk.c for more
459 	 * details.
460 	 */
461 	uint32_t		ad_drvrcyl;	/* number of cyls */
462 	uint32_t		ad_drvrhd;	/* number of heads */
463 	uint32_t		ad_drvrsec;	/* number of sectors */
464 	ushort_t		ad_phhd;	/* number of phys heads */
465 	ushort_t		ad_phsec;	/* number of phys sectors */
466 	short			ad_block_factor;
467 	short			ad_bytes_per_block;
468 
469 	/*
470 	 * Support for 48-bit LBA (ATA-6)
471 	 */
472 	uint64_t		ad_capacity;	/* Total sectors on disk */
473 } ata_drv_t;
474 
475 typedef	struct	ata_tgt {
476 	ata_drv_t	*at_drvp;
477 	int		 at_arq;
478 	ulong_t		 at_total_sectors;
479 	ddi_dma_attr_t	 at_dma_attr;
480 } ata_tgt_t;
481 
482 /* values for ad_pciide_dma */
483 #define	ATA_DMA_OFF	0x0
484 #define	ATA_DMA_ON	0x1
485 
486 /*
487  * (ata_pkt_t *) to (gcmd_t *)
488  */
489 #define	APKT2GCMD(apktp)	(apktp->ap_gcmdp)
490 
491 /*
492  * (gcmd_t *) to (ata_pkt_t *)
493  */
494 #define	GCMD2APKT(gcmdp)	((ata_pkt_t *)gcmdp->cmd_private)
495 
496 /*
497  * (gtgt_t *) to (ata_ctl_t *)
498  */
499 #define	GTGTP2ATAP(gtgtp)	((ata_ctl_t *)GTGTP2HBA(gtgtp))
500 
501 /*
502  * (gtgt_t *) to (ata_tgt_t *)
503  */
504 #define	GTGTP2ATATGTP(gtgtp)	((ata_tgt_t *)GTGTP2TARGET(gtgtp))
505 
506 /*
507  * (gtgt_t *) to (ata_drv_t *)
508  */
509 #define	GTGTP2ATADRVP(gtgtp)	(GTGTP2ATATGTP(gtgtp)->at_drvp)
510 
511 /*
512  * (gcmd_t *) to (ata_tgt_t *)
513  */
514 #define	GCMD2TGT(gcmdp)		GTGTP2ATATGTP(GCMDP2GTGTP(gcmdp))
515 
516 /*
517  * (gcmd_t *) to (ata_drv_t *)
518  */
519 #define	GCMD2DRV(gcmdp)		GTGTP2ATADRVP(GCMDP2GTGTP(gcmdp))
520 
521 /*
522  * (ata_pkt_t *) to (ata_drv_t *)
523  */
524 #define	APKT2DRV(apktp)		GCMD2DRV(APKT2GCMD(apktp))
525 
526 
527 /*
528  * (struct hba_tran *) to (ata_ctl_t *)
529  */
530 #define	TRAN2ATAP(tranp) 	((ata_ctl_t *)TRAN2HBA(tranp))
531 
532 
533 /*
534  * ata common packet structure
535  */
536 typedef struct ata_pkt {
537 
538 	gcmd_t		*ap_gcmdp;	/* GHD command struct */
539 
540 	uint_t		ap_flags;	/* packet flags */
541 
542 	caddr_t		ap_baddr;	/* I/O buffer base address */
543 	size_t		ap_boffset;	/* current offset into I/O buffer */
544 	size_t		ap_bcount;	/* # bytes in this request */
545 
546 	caddr_t		ap_v_addr;	/* I/O buffer address */
547 	size_t		ap_resid;	/* # bytes left to read/write */
548 
549 	uchar_t		ap_pciide_dma;	/* This pkt uses DMA transfer mode */
550 	prde_t		ap_sg_list[ATA_DMA_NSEGS]; /* Scatter/Gather list */
551 	int		ap_sg_cnt;	/* number of entries in S/G list */
552 
553 	/* command, starting sector number, sector count */
554 
555 	daddr_t		ap_startsec;	/* starting sector number */
556 	ushort_t	ap_count;	/* sector count */
557 	uchar_t		ap_sec;
558 	uchar_t		ap_lwcyl;
559 	uchar_t		ap_hicyl;
560 	uchar_t		ap_hd;
561 	uchar_t		ap_cmd;
562 
563 	/* saved status and error registers for error case */
564 
565 	uchar_t		ap_status;
566 	uchar_t		ap_error;
567 
568 	/* disk/atapi callback routines */
569 
570 	int		(*ap_start)(ata_ctl_t *ata_ctlp, ata_drv_t *ata_drvp,
571 				struct ata_pkt *ata_pktp);
572 	int		(*ap_intr)(ata_ctl_t *ata_ctlp, ata_drv_t *ata_drvp,
573 				struct ata_pkt *ata_pktp);
574 	void		(*ap_complete)(ata_drv_t *ata_drvp,
575 				struct ata_pkt *ata_pktp, int do_callback);
576 
577 	/* Used by disk side */
578 
579 	char		ap_cdb;		/* disk command */
580 	char		ap_scb;		/* status after disk cmd */
581 	uint_t		ap_bytes_per_block; /* blk mode factor */
582 	uint_t		ap_wrt_count;	/* size of last write */
583 	caddr_t		ap_v_addr_sav;	/* Original I/O buffer address. */
584 	size_t		ap_resid_sav;	/* Original # of bytes */
585 					/* left to read/write. */
586 
587 	/* Used by atapi side */
588 
589 	uchar_t		*ap_cdbp;	/* ptr to SCSI CDB */
590 	uchar_t		ap_cdb_len;	/* length of SCSI CDB (in bytes) */
591 	uchar_t		ap_cdb_pad;	/* padding after SCSI CDB (in shorts) */
592 
593 	struct scsi_arq_status *ap_scbp; /* ptr to SCSI status block */
594 	uchar_t		ap_statuslen;	/* length of SCSI status block */
595 } ata_pkt_t;
596 
597 
598 /*
599  * defines for ap_flags
600  */
601 #define	AP_ATAPI		0x0001	/* device is atapi */
602 #define	AP_ERROR		0x0002	/* normal error */
603 #define	AP_TRAN_ERROR		0x0004	/* transport error */
604 #define	AP_READ			0x0008	/* read data */
605 #define	AP_WRITE		0x0010	/* write data */
606 #define	AP_ABORT		0x0020	/* packet aborted */
607 #define	AP_TIMEOUT		0x0040	/* packet timed out */
608 #define	AP_BUS_RESET		0x0080	/* bus reset */
609 #define	AP_DEV_RESET		0x0100	/* device reset */
610 
611 #define	AP_SENT_CMD		0x0200	/* atapi: cdb sent */
612 #define	AP_XFERRED_DATA		0x0400	/* atapi: data transferred */
613 #define	AP_GOT_STATUS		0x0800	/* atapi: status received */
614 #define	AP_ARQ_ON_ERROR		0x1000	/* atapi: do ARQ on error */
615 #define	AP_ARQ_OKAY		0x2000
616 #define	AP_ARQ_ERROR		0x4000
617 
618 #define	AP_FREE		   0x80000000u	/* packet is free! */
619 
620 
621 /*
622  * public function prototypes
623  */
624 
625 int	ata_check_drive_blacklist(struct ata_id *aidp, uint_t flags);
626 int	ata_command(ata_ctl_t *ata_ctlp, ata_drv_t *ata_drvp, int expect_drdy,
627 		int silent, uint_t busy_wait, uchar_t cmd, uchar_t feature,
628 		uchar_t count, uchar_t sector, uchar_t head, uchar_t cyl_low,
629 		uchar_t cyl_hi);
630 int	ata_get_status_clear_intr(ata_ctl_t *ata_ctlp, ata_pkt_t *ata_pktp);
631 int	ata_id_common(uchar_t id_cmd, int drdy_expected,
632 		ddi_acc_handle_t io_hdl1, caddr_t ioaddr1,
633 		ddi_acc_handle_t io_hdl2, caddr_t ioaddr2,
634 		struct ata_id *ata_idp);
635 int	ata_prop_create(dev_info_t *tgt_dip, ata_drv_t *ata_drvp, char *name);
636 int	ata_queue_cmd(int (*func)(ata_ctl_t *, ata_drv_t *, ata_pkt_t *),
637 		void *arg, ata_ctl_t *ata_ctlp, ata_drv_t *ata_drvp,
638 		gtgt_t *gtgtp);
639 int	ata_set_feature(ata_ctl_t *ata_ctlp, ata_drv_t *ata_drvp,
640 		uchar_t feature, uchar_t value);
641 int	ata_wait(ddi_acc_handle_t io_hdl, caddr_t ioaddr, uchar_t onbits,
642 		uchar_t offbits, uint_t timeout_usec);
643 int	ata_wait3(ddi_acc_handle_t io_hdl, caddr_t ioaddr, uchar_t onbits1,
644 		uchar_t offbits1, uchar_t failure_onbits2,
645 		uchar_t failure_offbits2, uchar_t failure_onbits3,
646 		uchar_t failure_offbits3, uint_t timeout_usec);
647 int	ata_test_lba_support(struct ata_id *aidp);
648 
649 /*
650  * It's not clear to which of the two following delay mechanisms is
651  * better.
652  *
653  * We really need something better than drv_usecwait(). The
654  * granularity for drv_usecwait() currently is 10 usec. This means that
655  * the ATA_DELAY_400NSEC macro delays 25 timers longer than necessary.
656  *
657  * Doing 4 inb()'s from the alternate status register is guaranteed
658  * to take at least 400 nsecs (it may take as long as 4 usecs.
659  * The problem with inb() is that on an x86 platform it also causes
660  * a CPU synchronization, CPU write buffer flush, cache flush, and
661  * flushes posted writes in any PCI bridge devices between the CPU
662  * and the ATA controller.
663  */
664 #if 1
665 #define	ATA_DELAY_400NSEC(H, A)					\
666 	((void) ddi_get8((H), (uint8_t *)(A) + AT_ALTSTATUS), 	\
667 	(void) ddi_get8((H), (uint8_t *)(A) + AT_ALTSTATUS),	\
668 	(void) ddi_get8((H), (uint8_t *)(A) + AT_ALTSTATUS),	\
669 	(void) ddi_get8((H), (uint8_t *)(A) + AT_ALTSTATUS))
670 #else
671 #define	ATA_DELAY_400NSEC(H, A)	((void) drv_usecwait(1))
672 #endif
673 
674 
675 /*
676  * PCIIDE DMA (Bus Mastering) functions and data in ata_dma.c
677  */
678 extern	ddi_dma_attr_t ata_pciide_dma_attr;
679 extern	int	ata_dma_disabled;
680 
681 int	ata_pciide_alloc(dev_info_t *dip, ata_ctl_t *ata_ctlp);
682 void	ata_pciide_free(ata_ctl_t *ata_ctlp);
683 
684 void	ata_pciide_dma_sg_func(gcmd_t *gcmdp, ddi_dma_cookie_t *dmackp,
685 		int single_segment, int seg_index);
686 void	ata_pciide_dma_setup(ata_ctl_t *ata_ctlp, prde_t *srcp, int sg_cnt);
687 void	ata_pciide_dma_start(ata_ctl_t *ata_ctlp, uchar_t direction);
688 void	ata_pciide_dma_stop(ata_ctl_t *ata_ctlp);
689 int	ata_pciide_status_clear(ata_ctl_t *ata_ctlp);
690 int	ata_pciide_status_dmacheck_clear(ata_ctl_t *ata_ctlp);
691 int	ata_pciide_status_pending(ata_ctl_t *ata_ctlp);
692 
693 #ifdef	__cplusplus
694 }
695 #endif
696 
697 #endif /* _ATA_COMMON_H */
698