1*14b24e2bSVaishali Kulkarni /*
2*14b24e2bSVaishali Kulkarni * CDDL HEADER START
3*14b24e2bSVaishali Kulkarni *
4*14b24e2bSVaishali Kulkarni * The contents of this file are subject to the terms of the
5*14b24e2bSVaishali Kulkarni * Common Development and Distribution License, v.1,  (the "License").
6*14b24e2bSVaishali Kulkarni * You may not use this file except in compliance with the License.
7*14b24e2bSVaishali Kulkarni *
8*14b24e2bSVaishali Kulkarni * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9*14b24e2bSVaishali Kulkarni * or http://opensource.org/licenses/CDDL-1.0.
10*14b24e2bSVaishali Kulkarni * See the License for the specific language governing permissions
11*14b24e2bSVaishali Kulkarni * and limitations under the License.
12*14b24e2bSVaishali Kulkarni *
13*14b24e2bSVaishali Kulkarni * When distributing Covered Code, include this CDDL HEADER in each
14*14b24e2bSVaishali Kulkarni * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15*14b24e2bSVaishali Kulkarni * If applicable, add the following below this CDDL HEADER, with the
16*14b24e2bSVaishali Kulkarni * fields enclosed by brackets "[]" replaced with your own identifying
17*14b24e2bSVaishali Kulkarni * information: Portions Copyright [yyyy] [name of copyright owner]
18*14b24e2bSVaishali Kulkarni *
19*14b24e2bSVaishali Kulkarni * CDDL HEADER END
20*14b24e2bSVaishali Kulkarni */
21*14b24e2bSVaishali Kulkarni 
22*14b24e2bSVaishali Kulkarni /*
23*14b24e2bSVaishali Kulkarni * Copyright 2014-2017 Cavium, Inc.
24*14b24e2bSVaishali Kulkarni * The contents of this file are subject to the terms of the Common Development
25*14b24e2bSVaishali Kulkarni * and Distribution License, v.1,  (the "License").
26*14b24e2bSVaishali Kulkarni 
27*14b24e2bSVaishali Kulkarni * You may not use this file except in compliance with the License.
28*14b24e2bSVaishali Kulkarni 
29*14b24e2bSVaishali Kulkarni * You can obtain a copy of the License at available
30*14b24e2bSVaishali Kulkarni * at http://opensource.org/licenses/CDDL-1.0
31*14b24e2bSVaishali Kulkarni 
32*14b24e2bSVaishali Kulkarni * See the License for the specific language governing permissions and
33*14b24e2bSVaishali Kulkarni * limitations under the License.
34*14b24e2bSVaishali Kulkarni */
35*14b24e2bSVaishali Kulkarni 
36*14b24e2bSVaishali Kulkarni #include "bcm_osal.h"
37*14b24e2bSVaishali Kulkarni #include "ecore.h"
38*14b24e2bSVaishali Kulkarni #include "ecore_spq.h"
39*14b24e2bSVaishali Kulkarni #include "reg_addr.h"
40*14b24e2bSVaishali Kulkarni #include "ecore_gtt_reg_addr.h"
41*14b24e2bSVaishali Kulkarni #include "ecore_init_ops.h"
42*14b24e2bSVaishali Kulkarni #include "ecore_rt_defs.h"
43*14b24e2bSVaishali Kulkarni #include "ecore_int.h"
44*14b24e2bSVaishali Kulkarni #include "reg_addr.h"
45*14b24e2bSVaishali Kulkarni #include "ecore_hw.h"
46*14b24e2bSVaishali Kulkarni #include "ecore_sriov.h"
47*14b24e2bSVaishali Kulkarni #include "ecore_vf.h"
48*14b24e2bSVaishali Kulkarni #include "ecore_hw_defs.h"
49*14b24e2bSVaishali Kulkarni #include "ecore_hsi_common.h"
50*14b24e2bSVaishali Kulkarni #include "ecore_mcp.h"
51*14b24e2bSVaishali Kulkarni #include "ecore_dbg_fw_funcs.h"
52*14b24e2bSVaishali Kulkarni 
53*14b24e2bSVaishali Kulkarni #ifdef DIAG
54*14b24e2bSVaishali Kulkarni /* This is nasty, but diag is using the drv_dbg_fw_funcs.c [non-ecore flavor],
55*14b24e2bSVaishali Kulkarni  * and so the functions are lacking ecore prefix.
56*14b24e2bSVaishali Kulkarni  * If there would be other clients needing this [or if the content that isn't
57*14b24e2bSVaishali Kulkarni  * really optional there would increase], we'll need to re-think this.
58*14b24e2bSVaishali Kulkarni  */
59*14b24e2bSVaishali Kulkarni enum dbg_status dbg_read_attn(struct ecore_hwfn *dev,
60*14b24e2bSVaishali Kulkarni 							  struct ecore_ptt *ptt,
61*14b24e2bSVaishali Kulkarni 							  enum block_id block,
62*14b24e2bSVaishali Kulkarni 							  enum dbg_attn_type attn_type,
63*14b24e2bSVaishali Kulkarni 							  bool clear_status,
64*14b24e2bSVaishali Kulkarni 							  struct dbg_attn_block_result *results);
65*14b24e2bSVaishali Kulkarni 
66*14b24e2bSVaishali Kulkarni enum dbg_status dbg_parse_attn(struct ecore_hwfn *dev,
67*14b24e2bSVaishali Kulkarni 							   struct dbg_attn_block_result *results);
68*14b24e2bSVaishali Kulkarni 
69*14b24e2bSVaishali Kulkarni const char* dbg_get_status_str(enum dbg_status status);
70*14b24e2bSVaishali Kulkarni 
71*14b24e2bSVaishali Kulkarni #define ecore_dbg_read_attn(hwfn, ptt, id, type, clear, results) \
72*14b24e2bSVaishali Kulkarni 	dbg_read_attn(hwfn, ptt, id, type, clear, results)
73*14b24e2bSVaishali Kulkarni #define ecore_dbg_parse_attn(hwfn, results) \
74*14b24e2bSVaishali Kulkarni 	dbg_parse_attn(hwfn, results)
75*14b24e2bSVaishali Kulkarni #define ecore_dbg_get_status_str(status) \
76*14b24e2bSVaishali Kulkarni 	dbg_get_status_str(status)
77*14b24e2bSVaishali Kulkarni #endif
78*14b24e2bSVaishali Kulkarni 
79*14b24e2bSVaishali Kulkarni struct ecore_pi_info {
80*14b24e2bSVaishali Kulkarni 	ecore_int_comp_cb_t comp_cb;
81*14b24e2bSVaishali Kulkarni 	void *cookie; /* Will be sent to the completion callback function */
82*14b24e2bSVaishali Kulkarni };
83*14b24e2bSVaishali Kulkarni 
84*14b24e2bSVaishali Kulkarni struct ecore_sb_sp_info {
85*14b24e2bSVaishali Kulkarni 	struct ecore_sb_info sb_info;
86*14b24e2bSVaishali Kulkarni 	/* per protocol index data */
87*14b24e2bSVaishali Kulkarni 	struct ecore_pi_info pi_info_arr[PIS_PER_SB];
88*14b24e2bSVaishali Kulkarni };
89*14b24e2bSVaishali Kulkarni 
90*14b24e2bSVaishali Kulkarni enum ecore_attention_type {
91*14b24e2bSVaishali Kulkarni 	ECORE_ATTN_TYPE_ATTN,
92*14b24e2bSVaishali Kulkarni 	ECORE_ATTN_TYPE_PARITY,
93*14b24e2bSVaishali Kulkarni };
94*14b24e2bSVaishali Kulkarni 
95*14b24e2bSVaishali Kulkarni #define SB_ATTN_ALIGNED_SIZE(p_hwfn) \
96*14b24e2bSVaishali Kulkarni 	ALIGNED_TYPE_SIZE(struct atten_status_block, p_hwfn)
97*14b24e2bSVaishali Kulkarni 
98*14b24e2bSVaishali Kulkarni struct aeu_invert_reg_bit {
99*14b24e2bSVaishali Kulkarni 	char bit_name[30];
100*14b24e2bSVaishali Kulkarni 
101*14b24e2bSVaishali Kulkarni #define ATTENTION_PARITY		(1 << 0)
102*14b24e2bSVaishali Kulkarni 
103*14b24e2bSVaishali Kulkarni #define ATTENTION_LENGTH_MASK		(0x00000ff0)
104*14b24e2bSVaishali Kulkarni #define ATTENTION_LENGTH_SHIFT		(4)
105*14b24e2bSVaishali Kulkarni #define ATTENTION_LENGTH(flags)		(((flags) & ATTENTION_LENGTH_MASK) >> \
106*14b24e2bSVaishali Kulkarni 					 ATTENTION_LENGTH_SHIFT)
107*14b24e2bSVaishali Kulkarni #define ATTENTION_SINGLE		(1 << ATTENTION_LENGTH_SHIFT)
108*14b24e2bSVaishali Kulkarni #define ATTENTION_PAR			(ATTENTION_SINGLE | ATTENTION_PARITY)
109*14b24e2bSVaishali Kulkarni #define ATTENTION_PAR_INT		((2 << ATTENTION_LENGTH_SHIFT) | \
110*14b24e2bSVaishali Kulkarni 					 ATTENTION_PARITY)
111*14b24e2bSVaishali Kulkarni 
112*14b24e2bSVaishali Kulkarni /* Multiple bits start with this offset */
113*14b24e2bSVaishali Kulkarni #define ATTENTION_OFFSET_MASK		(0x000ff000)
114*14b24e2bSVaishali Kulkarni #define ATTENTION_OFFSET_SHIFT		(12)
115*14b24e2bSVaishali Kulkarni 
116*14b24e2bSVaishali Kulkarni #define ATTENTION_BB_MASK		(0x00700000)
117*14b24e2bSVaishali Kulkarni #define ATTENTION_BB_SHIFT		(20)
118*14b24e2bSVaishali Kulkarni #define ATTENTION_BB(value)		(value << ATTENTION_BB_SHIFT)
119*14b24e2bSVaishali Kulkarni #define ATTENTION_BB_DIFFERENT		(1 << 23)
120*14b24e2bSVaishali Kulkarni 
121*14b24e2bSVaishali Kulkarni #define	ATTENTION_CLEAR_ENABLE		(1 << 28)
122*14b24e2bSVaishali Kulkarni 	unsigned int flags;
123*14b24e2bSVaishali Kulkarni 
124*14b24e2bSVaishali Kulkarni 	/* Callback to call if attention will be triggered */
125*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t (*cb)(struct ecore_hwfn *p_hwfn);
126*14b24e2bSVaishali Kulkarni 
127*14b24e2bSVaishali Kulkarni 	enum block_id block_index;
128*14b24e2bSVaishali Kulkarni };
129*14b24e2bSVaishali Kulkarni 
130*14b24e2bSVaishali Kulkarni struct aeu_invert_reg {
131*14b24e2bSVaishali Kulkarni 	struct aeu_invert_reg_bit bits[32];
132*14b24e2bSVaishali Kulkarni };
133*14b24e2bSVaishali Kulkarni 
134*14b24e2bSVaishali Kulkarni #define MAX_ATTN_GRPS		(8)
135*14b24e2bSVaishali Kulkarni #define NUM_ATTN_REGS		(9)
136*14b24e2bSVaishali Kulkarni 
ecore_mcp_attn_cb(struct ecore_hwfn * p_hwfn)137*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_mcp_attn_cb(struct ecore_hwfn *p_hwfn)
138*14b24e2bSVaishali Kulkarni {
139*14b24e2bSVaishali Kulkarni 	u32 tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_STATE);
140*14b24e2bSVaishali Kulkarni 
141*14b24e2bSVaishali Kulkarni 	DP_INFO(p_hwfn->p_dev, "MCP_REG_CPU_STATE: %08x - Masking...\n",
142*14b24e2bSVaishali Kulkarni 		tmp);
143*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_EVENT_MASK,
144*14b24e2bSVaishali Kulkarni 		 0xffffffff);
145*14b24e2bSVaishali Kulkarni 
146*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
147*14b24e2bSVaishali Kulkarni }
148*14b24e2bSVaishali Kulkarni 
149*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_PF_MASK		(0x3c000)
150*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_PF_SHIFT	(14)
151*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_VF_MASK		(0x03fc0)
152*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_VF_SHIFT	(6)
153*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_VALID_MASK	(0x00020)
154*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_VALID_SHIFT	(5)
155*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_CLIENT_MASK	(0x0001e)
156*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_CLIENT_SHIFT	(1)
157*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_DISABLED_WRITE_MASK	(0x1)
158*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTNETION_DISABLED_WRITE_SHIFT	(0)
159*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_VF_DISABLED		(0x1)
160*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS		(0x1)
161*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_WR_MASK 	(0x1)
162*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_WR_SHIFT	(0)
163*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_CLIENT_MASK	(0x1e)
164*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_CLIENT_SHIFT	(1)
165*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_VALID_MASK	(0x20)
166*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_VALID_SHIFT	(5)
167*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_ID_MASK	(0x3fc0)
168*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_ID_SHIFT	(6)
169*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_PF_ID_MASK	(0x3c000)
170*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_PF_ID_SHIFT	(14)
171*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_BYTE_EN_MASK	(0x3fc0000)
172*14b24e2bSVaishali Kulkarni #define ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_BYTE_EN_SHIFT	(18)
ecore_pswhst_attn_cb(struct ecore_hwfn * p_hwfn)173*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_pswhst_attn_cb(struct ecore_hwfn *p_hwfn)
174*14b24e2bSVaishali Kulkarni {
175*14b24e2bSVaishali Kulkarni 	u32 tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, PSWHST_REG_VF_DISABLED_ERROR_VALID);
176*14b24e2bSVaishali Kulkarni 
177*14b24e2bSVaishali Kulkarni 	/* Disabled VF access */
178*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PSWHST_ATTENTION_VF_DISABLED) {
179*14b24e2bSVaishali Kulkarni 		u32 addr, data;
180*14b24e2bSVaishali Kulkarni 
181*14b24e2bSVaishali Kulkarni 		addr = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
182*14b24e2bSVaishali Kulkarni 				PSWHST_REG_VF_DISABLED_ERROR_ADDRESS);
183*14b24e2bSVaishali Kulkarni 		data = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
184*14b24e2bSVaishali Kulkarni 				PSWHST_REG_VF_DISABLED_ERROR_DATA);
185*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn->p_dev, "PF[0x%02x] VF [0x%02x] [Valid 0x%02x] Client [0x%02x] Write [0x%02x] Addr [0x%08x]\n",
186*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_DISABLED_PF_MASK) >>
187*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_DISABLED_PF_SHIFT),
188*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_DISABLED_VF_MASK) >>
189*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_DISABLED_VF_SHIFT),
190*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_DISABLED_VALID_MASK) >>
191*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_DISABLED_VALID_SHIFT),
192*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_DISABLED_CLIENT_MASK) >>
193*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_DISABLED_CLIENT_SHIFT),
194*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_DISABLED_WRITE_MASK) >>
195*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTNETION_DISABLED_WRITE_SHIFT),
196*14b24e2bSVaishali Kulkarni 			addr);
197*14b24e2bSVaishali Kulkarni 	}
198*14b24e2bSVaishali Kulkarni 
199*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
200*14b24e2bSVaishali Kulkarni 		       PSWHST_REG_INCORRECT_ACCESS_VALID);
201*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS) {
202*14b24e2bSVaishali Kulkarni 		u32 addr, data, length;
203*14b24e2bSVaishali Kulkarni 
204*14b24e2bSVaishali Kulkarni 		addr = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
205*14b24e2bSVaishali Kulkarni 				PSWHST_REG_INCORRECT_ACCESS_ADDRESS);
206*14b24e2bSVaishali Kulkarni 		data = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
207*14b24e2bSVaishali Kulkarni 				PSWHST_REG_INCORRECT_ACCESS_DATA);
208*14b24e2bSVaishali Kulkarni 		length = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
209*14b24e2bSVaishali Kulkarni 				  PSWHST_REG_INCORRECT_ACCESS_LENGTH);
210*14b24e2bSVaishali Kulkarni 
211*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn->p_dev, "Incorrect access to %08x of length %08x - PF [%02x] VF [%04x] [valid %02x] client [%02x] write [%02x] Byte-Enable [%04x] [%08x]\n",
212*14b24e2bSVaishali Kulkarni 			addr, length,
213*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_PF_ID_MASK) >>
214*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_PF_ID_SHIFT),
215*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_ID_MASK) >>
216*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_ID_SHIFT),
217*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_VALID_MASK) >>
218*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_VF_VALID_SHIFT),
219*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_CLIENT_MASK) >>
220*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_CLIENT_SHIFT),
221*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_WR_MASK) >>
222*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_WR_SHIFT),
223*14b24e2bSVaishali Kulkarni 			(u8)((data & ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_BYTE_EN_MASK) >>
224*14b24e2bSVaishali Kulkarni 			     ECORE_PSWHST_ATTENTION_INCORRECT_ACCESS_BYTE_EN_SHIFT),
225*14b24e2bSVaishali Kulkarni 			data);
226*14b24e2bSVaishali Kulkarni 	}
227*14b24e2bSVaishali Kulkarni 
228*14b24e2bSVaishali Kulkarni 	/* TODO - We know 'some' of these are legal due to virtualization,
229*14b24e2bSVaishali Kulkarni 	 * but is it true for all of them?
230*14b24e2bSVaishali Kulkarni 	 */
231*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
232*14b24e2bSVaishali Kulkarni }
233*14b24e2bSVaishali Kulkarni 
234*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_VALID_BIT		(1 << 0)
235*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_ADDRESS_MASK	(0x7fffff << 0)
236*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_RDWR_BIT		(1 << 23)
237*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_MASTER_MASK		(0xf << 24)
238*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_MASTER_SHIFT	(24)
239*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_PF_MASK		(0xf)
240*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_VF_MASK		(0xff << 4)
241*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_VF_SHIFT		(4)
242*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_PRIV_MASK		(0x3 << 14)
243*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_PRIV_SHIFT		(14)
244*14b24e2bSVaishali Kulkarni #define ECORE_GRC_ATTENTION_PRIV_VF		(0)
grc_timeout_attn_master_to_str(u8 master)245*14b24e2bSVaishali Kulkarni static const char* grc_timeout_attn_master_to_str(u8 master)
246*14b24e2bSVaishali Kulkarni {
247*14b24e2bSVaishali Kulkarni 	switch(master) {
248*14b24e2bSVaishali Kulkarni 	case 1: return "PXP";
249*14b24e2bSVaishali Kulkarni 	case 2: return "MCP";
250*14b24e2bSVaishali Kulkarni 	case 3: return "MSDM";
251*14b24e2bSVaishali Kulkarni 	case 4: return "PSDM";
252*14b24e2bSVaishali Kulkarni 	case 5: return "YSDM";
253*14b24e2bSVaishali Kulkarni 	case 6: return "USDM";
254*14b24e2bSVaishali Kulkarni 	case 7: return "TSDM";
255*14b24e2bSVaishali Kulkarni 	case 8: return "XSDM";
256*14b24e2bSVaishali Kulkarni 	case 9: return "DBU";
257*14b24e2bSVaishali Kulkarni 	case 10: return "DMAE";
258*14b24e2bSVaishali Kulkarni 	default:
259*14b24e2bSVaishali Kulkarni 		return "Unkown";
260*14b24e2bSVaishali Kulkarni 	}
261*14b24e2bSVaishali Kulkarni }
262*14b24e2bSVaishali Kulkarni 
ecore_grc_attn_cb(struct ecore_hwfn * p_hwfn)263*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_grc_attn_cb(struct ecore_hwfn *p_hwfn)
264*14b24e2bSVaishali Kulkarni {
265*14b24e2bSVaishali Kulkarni 	u32 tmp, tmp2;
266*14b24e2bSVaishali Kulkarni 
267*14b24e2bSVaishali Kulkarni 	/* We've already cleared the timeout interrupt register, so we learn
268*14b24e2bSVaishali Kulkarni 	 * of interrupts via the validity register
269*14b24e2bSVaishali Kulkarni 	 */
270*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
271*14b24e2bSVaishali Kulkarni 		       GRC_REG_TIMEOUT_ATTN_ACCESS_VALID);
272*14b24e2bSVaishali Kulkarni 	if (!(tmp & ECORE_GRC_ATTENTION_VALID_BIT))
273*14b24e2bSVaishali Kulkarni 		goto out;
274*14b24e2bSVaishali Kulkarni 
275*14b24e2bSVaishali Kulkarni 	/* Read the GRC timeout information */
276*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
277*14b24e2bSVaishali Kulkarni 		       GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0);
278*14b24e2bSVaishali Kulkarni 	tmp2 = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
279*14b24e2bSVaishali Kulkarni 			GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1);
280*14b24e2bSVaishali Kulkarni 
281*14b24e2bSVaishali Kulkarni 	DP_INFO(p_hwfn->p_dev,
282*14b24e2bSVaishali Kulkarni 		"GRC timeout [%08x:%08x] - %s Address [%08x] [Master %s] [PF: %02x %s %02x]\n",
283*14b24e2bSVaishali Kulkarni 		tmp2, tmp,
284*14b24e2bSVaishali Kulkarni 		(tmp & ECORE_GRC_ATTENTION_RDWR_BIT) ? "Write to" : "Read from",
285*14b24e2bSVaishali Kulkarni 		(tmp & ECORE_GRC_ATTENTION_ADDRESS_MASK) << 2,
286*14b24e2bSVaishali Kulkarni 		grc_timeout_attn_master_to_str((tmp & ECORE_GRC_ATTENTION_MASTER_MASK) >>
287*14b24e2bSVaishali Kulkarni 					       ECORE_GRC_ATTENTION_MASTER_SHIFT),
288*14b24e2bSVaishali Kulkarni 		(tmp2 & ECORE_GRC_ATTENTION_PF_MASK),
289*14b24e2bSVaishali Kulkarni 		(((tmp2 & ECORE_GRC_ATTENTION_PRIV_MASK) >>
290*14b24e2bSVaishali Kulkarni 		  ECORE_GRC_ATTENTION_PRIV_SHIFT) ==
291*14b24e2bSVaishali Kulkarni 		 ECORE_GRC_ATTENTION_PRIV_VF) ? "VF" : "(Irrelevant:)",
292*14b24e2bSVaishali Kulkarni 		(tmp2 & ECORE_GRC_ATTENTION_VF_MASK) >>
293*14b24e2bSVaishali Kulkarni 		ECORE_GRC_ATTENTION_VF_SHIFT);
294*14b24e2bSVaishali Kulkarni 
295*14b24e2bSVaishali Kulkarni out:
296*14b24e2bSVaishali Kulkarni 	/* Regardles of anything else, clean the validity bit */
297*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt,
298*14b24e2bSVaishali Kulkarni 		 GRC_REG_TIMEOUT_ATTN_ACCESS_VALID, 0);
299*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
300*14b24e2bSVaishali Kulkarni }
301*14b24e2bSVaishali Kulkarni 
302*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_VALID (1 << 29)
303*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_RD_VALID (1 << 26)
304*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS_PFID_MASK (0xf << 20)
305*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS_PFID_SHIFT (20)
306*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS_VF_VALID (1 << 19)
307*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS_VFID_MASK (0xff << 24)
308*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS_VFID_SHIFT (24)
309*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS2_WAS_ERR (1 << 21)
310*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS2_BME	(1 << 22)
311*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_DETAILS2_FID_EN (1 << 23)
312*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_ICPL_VALID (1 << 23)
313*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_ZLR_VALID (1 << 25)
314*14b24e2bSVaishali Kulkarni #define ECORE_PGLUE_ATTENTION_ILT_VALID (1 << 23)
ecore_pglub_rbc_attn_cb(struct ecore_hwfn * p_hwfn)315*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_pglub_rbc_attn_cb(struct ecore_hwfn *p_hwfn)
316*14b24e2bSVaishali Kulkarni {
317*14b24e2bSVaishali Kulkarni 	u32 tmp;
318*14b24e2bSVaishali Kulkarni 
319*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
320*14b24e2bSVaishali Kulkarni 		       PGLUE_B_REG_TX_ERR_WR_DETAILS2);
321*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PGLUE_ATTENTION_VALID) {
322*14b24e2bSVaishali Kulkarni 		u32 addr_lo, addr_hi, details;
323*14b24e2bSVaishali Kulkarni 
324*14b24e2bSVaishali Kulkarni 		addr_lo = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
325*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_WR_ADD_31_0);
326*14b24e2bSVaishali Kulkarni 		addr_hi = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
327*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_WR_ADD_63_32);
328*14b24e2bSVaishali Kulkarni 		details = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
329*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_WR_DETAILS);
330*14b24e2bSVaishali Kulkarni 
331*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "Illegal write by chip to [%08x:%08x] blocked. Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x] Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]\n",
332*14b24e2bSVaishali Kulkarni 			addr_hi, addr_lo, details,
333*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_PFID_MASK) >> ECORE_PGLUE_ATTENTION_DETAILS_PFID_SHIFT),
334*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_VFID_MASK) >> ECORE_PGLUE_ATTENTION_DETAILS_VFID_SHIFT),
335*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_VF_VALID) ? 1 : 0),
336*14b24e2bSVaishali Kulkarni 			tmp,
337*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_WAS_ERR) ? 1 : 0),
338*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_BME) ? 1 : 0),
339*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_FID_EN) ? 1 : 0));
340*14b24e2bSVaishali Kulkarni 	}
341*14b24e2bSVaishali Kulkarni 
342*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
343*14b24e2bSVaishali Kulkarni 		       PGLUE_B_REG_TX_ERR_RD_DETAILS2);
344*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PGLUE_ATTENTION_RD_VALID) {
345*14b24e2bSVaishali Kulkarni 		u32 addr_lo, addr_hi, details;
346*14b24e2bSVaishali Kulkarni 
347*14b24e2bSVaishali Kulkarni 		addr_lo = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
348*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_RD_ADD_31_0);
349*14b24e2bSVaishali Kulkarni 		addr_hi = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
350*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_RD_ADD_63_32);
351*14b24e2bSVaishali Kulkarni 		details = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
352*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_TX_ERR_RD_DETAILS);
353*14b24e2bSVaishali Kulkarni 
354*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "Illegal read by chip from [%08x:%08x] blocked. Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x] Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]\n",
355*14b24e2bSVaishali Kulkarni 			addr_hi, addr_lo, details,
356*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_PFID_MASK) >> ECORE_PGLUE_ATTENTION_DETAILS_PFID_SHIFT),
357*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_VFID_MASK) >> ECORE_PGLUE_ATTENTION_DETAILS_VFID_SHIFT),
358*14b24e2bSVaishali Kulkarni 			(u8)((details & ECORE_PGLUE_ATTENTION_DETAILS_VF_VALID) ? 1 : 0),
359*14b24e2bSVaishali Kulkarni 			tmp,
360*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_WAS_ERR) ? 1 : 0),
361*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_BME) ? 1 : 0),
362*14b24e2bSVaishali Kulkarni 			(u8)((tmp & ECORE_PGLUE_ATTENTION_DETAILS2_FID_EN) ? 1 : 0));
363*14b24e2bSVaishali Kulkarni 	}
364*14b24e2bSVaishali Kulkarni 
365*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
366*14b24e2bSVaishali Kulkarni 		       PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL);
367*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PGLUE_ATTENTION_ICPL_VALID)
368*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "ICPL eror - %08x\n", tmp);
369*14b24e2bSVaishali Kulkarni 
370*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
371*14b24e2bSVaishali Kulkarni 		       PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS);
372*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PGLUE_ATTENTION_ZLR_VALID) {
373*14b24e2bSVaishali Kulkarni 		u32 addr_hi, addr_lo;
374*14b24e2bSVaishali Kulkarni 
375*14b24e2bSVaishali Kulkarni 		addr_lo = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
376*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0);
377*14b24e2bSVaishali Kulkarni 		addr_hi = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
378*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32);
379*14b24e2bSVaishali Kulkarni 
380*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "ICPL eror - %08x [Address %08x:%08x]\n",
381*14b24e2bSVaishali Kulkarni 			tmp, addr_hi, addr_lo);
382*14b24e2bSVaishali Kulkarni 	}
383*14b24e2bSVaishali Kulkarni 
384*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
385*14b24e2bSVaishali Kulkarni 		       PGLUE_B_REG_VF_ILT_ERR_DETAILS2);
386*14b24e2bSVaishali Kulkarni 	if (tmp & ECORE_PGLUE_ATTENTION_ILT_VALID) {
387*14b24e2bSVaishali Kulkarni 		u32 addr_hi, addr_lo, details;
388*14b24e2bSVaishali Kulkarni 
389*14b24e2bSVaishali Kulkarni 		addr_lo = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
390*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_VF_ILT_ERR_ADD_31_0);
391*14b24e2bSVaishali Kulkarni 		addr_hi = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
392*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_VF_ILT_ERR_ADD_63_32);
393*14b24e2bSVaishali Kulkarni 		details = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
394*14b24e2bSVaishali Kulkarni 				   PGLUE_B_REG_VF_ILT_ERR_DETAILS);
395*14b24e2bSVaishali Kulkarni 
396*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "ILT error - Details %08x Details2 %08x [Address %08x:%08x]\n",
397*14b24e2bSVaishali Kulkarni 			details, tmp, addr_hi, addr_lo);
398*14b24e2bSVaishali Kulkarni 	}
399*14b24e2bSVaishali Kulkarni 
400*14b24e2bSVaishali Kulkarni 	/* Clear the indications */
401*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt,
402*14b24e2bSVaishali Kulkarni 		 PGLUE_B_REG_LATCHED_ERRORS_CLR, (1 << 2));
403*14b24e2bSVaishali Kulkarni 
404*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
405*14b24e2bSVaishali Kulkarni }
406*14b24e2bSVaishali Kulkarni 
ecore_fw_assertion(struct ecore_hwfn * p_hwfn)407*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_fw_assertion(struct ecore_hwfn *p_hwfn)
408*14b24e2bSVaishali Kulkarni {
409*14b24e2bSVaishali Kulkarni 	DP_NOTICE(p_hwfn, false, "FW assertion!\n");
410*14b24e2bSVaishali Kulkarni 
411*14b24e2bSVaishali Kulkarni 	ecore_hw_err_notify(p_hwfn, ECORE_HW_ERR_FW_ASSERT);
412*14b24e2bSVaishali Kulkarni 
413*14b24e2bSVaishali Kulkarni 	return ECORE_INVAL;
414*14b24e2bSVaishali Kulkarni }
415*14b24e2bSVaishali Kulkarni 
416*14b24e2bSVaishali Kulkarni static enum _ecore_status_t
ecore_general_attention_35(struct ecore_hwfn * p_hwfn)417*14b24e2bSVaishali Kulkarni ecore_general_attention_35(struct ecore_hwfn *p_hwfn)
418*14b24e2bSVaishali Kulkarni {
419*14b24e2bSVaishali Kulkarni 	DP_INFO(p_hwfn, "General attention 35!\n");
420*14b24e2bSVaishali Kulkarni 
421*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
422*14b24e2bSVaishali Kulkarni }
423*14b24e2bSVaishali Kulkarni 
424*14b24e2bSVaishali Kulkarni #define ECORE_DORQ_ATTENTION_REASON_MASK (0xfffff)
425*14b24e2bSVaishali Kulkarni #define ECORE_DORQ_ATTENTION_OPAQUE_MASK (0xffff)
426*14b24e2bSVaishali Kulkarni #define ECORE_DORQ_ATTENTION_SIZE_MASK	 (0x7f0000)
427*14b24e2bSVaishali Kulkarni #define ECORE_DORQ_ATTENTION_SIZE_SHIFT	 (16)
428*14b24e2bSVaishali Kulkarni 
ecore_dorq_attn_cb(struct ecore_hwfn * p_hwfn)429*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_dorq_attn_cb(struct ecore_hwfn *p_hwfn)
430*14b24e2bSVaishali Kulkarni {
431*14b24e2bSVaishali Kulkarni 	u32 reason;
432*14b24e2bSVaishali Kulkarni 
433*14b24e2bSVaishali Kulkarni 	reason = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, DORQ_REG_DB_DROP_REASON) &
434*14b24e2bSVaishali Kulkarni 		 ECORE_DORQ_ATTENTION_REASON_MASK;
435*14b24e2bSVaishali Kulkarni 	if (reason) {
436*14b24e2bSVaishali Kulkarni 		u32 details = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
437*14b24e2bSVaishali Kulkarni 				       DORQ_REG_DB_DROP_DETAILS);
438*14b24e2bSVaishali Kulkarni 
439*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn->p_dev,
440*14b24e2bSVaishali Kulkarni 			"DORQ db_drop: adress 0x%08x Opaque FID 0x%04x Size [bytes] 0x%08x Reason: 0x%08x\n",
441*14b24e2bSVaishali Kulkarni 			 ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
442*14b24e2bSVaishali Kulkarni 				  DORQ_REG_DB_DROP_DETAILS_ADDRESS),
443*14b24e2bSVaishali Kulkarni 			(u16)(details & ECORE_DORQ_ATTENTION_OPAQUE_MASK),
444*14b24e2bSVaishali Kulkarni 			((details & ECORE_DORQ_ATTENTION_SIZE_MASK) >>
445*14b24e2bSVaishali Kulkarni 			 ECORE_DORQ_ATTENTION_SIZE_SHIFT) * 4, reason);
446*14b24e2bSVaishali Kulkarni 	}
447*14b24e2bSVaishali Kulkarni 
448*14b24e2bSVaishali Kulkarni 	return ECORE_INVAL;
449*14b24e2bSVaishali Kulkarni }
450*14b24e2bSVaishali Kulkarni 
ecore_tm_attn_cb(struct ecore_hwfn * p_hwfn)451*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_tm_attn_cb(struct ecore_hwfn *p_hwfn)
452*14b24e2bSVaishali Kulkarni {
453*14b24e2bSVaishali Kulkarni #ifndef ASIC_ONLY
454*14b24e2bSVaishali Kulkarni 	if (CHIP_REV_IS_EMUL_B0(p_hwfn->p_dev)) {
455*14b24e2bSVaishali Kulkarni 		u32 val = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
456*14b24e2bSVaishali Kulkarni 				   TM_REG_INT_STS_1);
457*14b24e2bSVaishali Kulkarni 
458*14b24e2bSVaishali Kulkarni 		if (val & ~(TM_REG_INT_STS_1_PEND_TASK_SCAN |
459*14b24e2bSVaishali Kulkarni 			    TM_REG_INT_STS_1_PEND_CONN_SCAN))
460*14b24e2bSVaishali Kulkarni 			return ECORE_INVAL;
461*14b24e2bSVaishali Kulkarni 
462*14b24e2bSVaishali Kulkarni 		if (val & (TM_REG_INT_STS_1_PEND_TASK_SCAN |
463*14b24e2bSVaishali Kulkarni 			   TM_REG_INT_STS_1_PEND_CONN_SCAN))
464*14b24e2bSVaishali Kulkarni 			DP_INFO(p_hwfn, "TM attention on emulation - most likely results of clock-ratios\n");
465*14b24e2bSVaishali Kulkarni 		val = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, TM_REG_INT_MASK_1);
466*14b24e2bSVaishali Kulkarni 		val |= TM_REG_INT_MASK_1_PEND_CONN_SCAN |
467*14b24e2bSVaishali Kulkarni 		       TM_REG_INT_MASK_1_PEND_TASK_SCAN;
468*14b24e2bSVaishali Kulkarni 		ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, TM_REG_INT_MASK_1, val);
469*14b24e2bSVaishali Kulkarni 
470*14b24e2bSVaishali Kulkarni 		return ECORE_SUCCESS;
471*14b24e2bSVaishali Kulkarni 	}
472*14b24e2bSVaishali Kulkarni #endif
473*14b24e2bSVaishali Kulkarni 
474*14b24e2bSVaishali Kulkarni 	return ECORE_INVAL;
475*14b24e2bSVaishali Kulkarni }
476*14b24e2bSVaishali Kulkarni 
477*14b24e2bSVaishali Kulkarni /* Instead of major changes to the data-structure, we have a some 'special'
478*14b24e2bSVaishali Kulkarni  * identifiers for sources that changed meaning between adapters.
479*14b24e2bSVaishali Kulkarni  */
480*14b24e2bSVaishali Kulkarni enum aeu_invert_reg_special_type {
481*14b24e2bSVaishali Kulkarni 	AEU_INVERT_REG_SPECIAL_CNIG_0,
482*14b24e2bSVaishali Kulkarni 	AEU_INVERT_REG_SPECIAL_CNIG_1,
483*14b24e2bSVaishali Kulkarni 	AEU_INVERT_REG_SPECIAL_CNIG_2,
484*14b24e2bSVaishali Kulkarni 	AEU_INVERT_REG_SPECIAL_CNIG_3,
485*14b24e2bSVaishali Kulkarni 	AEU_INVERT_REG_SPECIAL_MAX,
486*14b24e2bSVaishali Kulkarni };
487*14b24e2bSVaishali Kulkarni 
488*14b24e2bSVaishali Kulkarni static struct aeu_invert_reg_bit
489*14b24e2bSVaishali Kulkarni aeu_descs_special[AEU_INVERT_REG_SPECIAL_MAX] = {
490*14b24e2bSVaishali Kulkarni 	{"CNIG port 0", ATTENTION_SINGLE, OSAL_NULL, BLOCK_CNIG},
491*14b24e2bSVaishali Kulkarni 	{"CNIG port 1", ATTENTION_SINGLE, OSAL_NULL, BLOCK_CNIG},
492*14b24e2bSVaishali Kulkarni 	{"CNIG port 2", ATTENTION_SINGLE, OSAL_NULL, BLOCK_CNIG},
493*14b24e2bSVaishali Kulkarni 	{"CNIG port 3", ATTENTION_SINGLE, OSAL_NULL, BLOCK_CNIG},
494*14b24e2bSVaishali Kulkarni };
495*14b24e2bSVaishali Kulkarni 
496*14b24e2bSVaishali Kulkarni /* Notice aeu_invert_reg must be defined in the same order of bits as HW; */
497*14b24e2bSVaishali Kulkarni static struct aeu_invert_reg aeu_descs[NUM_ATTN_REGS] =
498*14b24e2bSVaishali Kulkarni {
499*14b24e2bSVaishali Kulkarni 	{
500*14b24e2bSVaishali Kulkarni 		{	/* After Invert 1 */
501*14b24e2bSVaishali Kulkarni 			{"GPIO0 function%d", (32 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, MAX_BLOCK_ID},
502*14b24e2bSVaishali Kulkarni 		}
503*14b24e2bSVaishali Kulkarni 	},
504*14b24e2bSVaishali Kulkarni 
505*14b24e2bSVaishali Kulkarni 	{
506*14b24e2bSVaishali Kulkarni 		{	/* After Invert 2 */
507*14b24e2bSVaishali Kulkarni 			{"PGLUE config_space", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
508*14b24e2bSVaishali Kulkarni 			{"PGLUE misc_flr", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
509*14b24e2bSVaishali Kulkarni 			{"PGLUE B RBC", ATTENTION_PAR_INT, ecore_pglub_rbc_attn_cb, BLOCK_PGLUE_B},
510*14b24e2bSVaishali Kulkarni 			{"PGLUE misc_mctp", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
511*14b24e2bSVaishali Kulkarni 			{"Flash event", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
512*14b24e2bSVaishali Kulkarni 			{"SMB event", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
513*14b24e2bSVaishali Kulkarni 			{"Main Power", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
514*14b24e2bSVaishali Kulkarni 			{"SW timers #%d", (8 << ATTENTION_LENGTH_SHIFT) | (1 << ATTENTION_OFFSET_SHIFT), OSAL_NULL, MAX_BLOCK_ID},
515*14b24e2bSVaishali Kulkarni 			{"PCIE glue/PXP VPD %d", (16 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, BLOCK_PGLCS},
516*14b24e2bSVaishali Kulkarni 		}
517*14b24e2bSVaishali Kulkarni 	},
518*14b24e2bSVaishali Kulkarni 
519*14b24e2bSVaishali Kulkarni 	{
520*14b24e2bSVaishali Kulkarni 		{	/* After Invert 3 */
521*14b24e2bSVaishali Kulkarni 			{"General Attention %d", (32 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, MAX_BLOCK_ID},
522*14b24e2bSVaishali Kulkarni 		}
523*14b24e2bSVaishali Kulkarni 	},
524*14b24e2bSVaishali Kulkarni 
525*14b24e2bSVaishali Kulkarni 	{
526*14b24e2bSVaishali Kulkarni 		{	/* After Invert 4 */
527*14b24e2bSVaishali Kulkarni 			{"General Attention 32", ATTENTION_SINGLE | ATTENTION_CLEAR_ENABLE, ecore_fw_assertion, MAX_BLOCK_ID},
528*14b24e2bSVaishali Kulkarni 			{"General Attention %d", (2 << ATTENTION_LENGTH_SHIFT) | (33 << ATTENTION_OFFSET_SHIFT), OSAL_NULL, MAX_BLOCK_ID},
529*14b24e2bSVaishali Kulkarni 			{"General Attention 35", ATTENTION_SINGLE | ATTENTION_CLEAR_ENABLE, ecore_general_attention_35, MAX_BLOCK_ID},
530*14b24e2bSVaishali Kulkarni 			{"NWS Parity", ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
531*14b24e2bSVaishali Kulkarni 				       ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_0) , OSAL_NULL, BLOCK_NWS},
532*14b24e2bSVaishali Kulkarni 			{"NWS Interrupt", ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
533*14b24e2bSVaishali Kulkarni 					  ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_1), OSAL_NULL, BLOCK_NWS},
534*14b24e2bSVaishali Kulkarni 			{"NWM Parity", ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
535*14b24e2bSVaishali Kulkarni 				       ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_2), OSAL_NULL, BLOCK_NWM},
536*14b24e2bSVaishali Kulkarni 			{"NWM Interrupt", ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
537*14b24e2bSVaishali Kulkarni 					  ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_3), OSAL_NULL, BLOCK_NWM},
538*14b24e2bSVaishali Kulkarni 			{"MCP CPU", ATTENTION_SINGLE, ecore_mcp_attn_cb, MAX_BLOCK_ID},
539*14b24e2bSVaishali Kulkarni 			{"MCP Watchdog timer", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
540*14b24e2bSVaishali Kulkarni 			{"MCP M2P", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
541*14b24e2bSVaishali Kulkarni 			{"AVS stop status ready", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
542*14b24e2bSVaishali Kulkarni 			{"MSTAT", ATTENTION_PAR_INT, OSAL_NULL, MAX_BLOCK_ID},
543*14b24e2bSVaishali Kulkarni 			{"MSTAT per-path", ATTENTION_PAR_INT, OSAL_NULL, MAX_BLOCK_ID},
544*14b24e2bSVaishali Kulkarni 			{"Reserved %d", (6 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, MAX_BLOCK_ID },
545*14b24e2bSVaishali Kulkarni 			{"NIG", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_NIG},
546*14b24e2bSVaishali Kulkarni 			{"BMB/OPTE/MCP", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_BMB},
547*14b24e2bSVaishali Kulkarni 			{"BTB", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_BTB},
548*14b24e2bSVaishali Kulkarni 			{"BRB", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_BRB},
549*14b24e2bSVaishali Kulkarni 			{"PRS", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PRS},
550*14b24e2bSVaishali Kulkarni 		}
551*14b24e2bSVaishali Kulkarni 	},
552*14b24e2bSVaishali Kulkarni 
553*14b24e2bSVaishali Kulkarni 	{
554*14b24e2bSVaishali Kulkarni 		{	/* After Invert 5 */
555*14b24e2bSVaishali Kulkarni 			{"SRC", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_SRC},
556*14b24e2bSVaishali Kulkarni 			{"PB Client1", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PBF_PB1},
557*14b24e2bSVaishali Kulkarni 			{"PB Client2", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PBF_PB2},
558*14b24e2bSVaishali Kulkarni 			{"RPB", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_RPB},
559*14b24e2bSVaishali Kulkarni 			{"PBF", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PBF},
560*14b24e2bSVaishali Kulkarni 			{"QM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_QM},
561*14b24e2bSVaishali Kulkarni 			{"TM", ATTENTION_PAR_INT, ecore_tm_attn_cb, BLOCK_TM},
562*14b24e2bSVaishali Kulkarni 			{"MCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MCM},
563*14b24e2bSVaishali Kulkarni 			{"MSDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MSDM},
564*14b24e2bSVaishali Kulkarni 			{"MSEM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MSEM},
565*14b24e2bSVaishali Kulkarni 			{"PCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PCM},
566*14b24e2bSVaishali Kulkarni 			{"PSDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSDM},
567*14b24e2bSVaishali Kulkarni 			{"PSEM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSEM},
568*14b24e2bSVaishali Kulkarni 			{"TCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_TCM},
569*14b24e2bSVaishali Kulkarni 			{"TSDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_TSDM},
570*14b24e2bSVaishali Kulkarni 			{"TSEM", ATTENTION_PAR_INT,  OSAL_NULL, BLOCK_TSEM},
571*14b24e2bSVaishali Kulkarni 		}
572*14b24e2bSVaishali Kulkarni 	},
573*14b24e2bSVaishali Kulkarni 
574*14b24e2bSVaishali Kulkarni 	{
575*14b24e2bSVaishali Kulkarni 		{	/* After Invert 6 */
576*14b24e2bSVaishali Kulkarni 			{"UCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_UCM},
577*14b24e2bSVaishali Kulkarni 			{"USDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_USDM},
578*14b24e2bSVaishali Kulkarni 			{"USEM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_USEM},
579*14b24e2bSVaishali Kulkarni 			{"XCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_XCM},
580*14b24e2bSVaishali Kulkarni 			{"XSDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_XSDM},
581*14b24e2bSVaishali Kulkarni 			{"XSEM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_XSEM},
582*14b24e2bSVaishali Kulkarni 			{"YCM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_YCM},
583*14b24e2bSVaishali Kulkarni 			{"YSDM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_YSDM},
584*14b24e2bSVaishali Kulkarni 			{"YSEM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_YSEM},
585*14b24e2bSVaishali Kulkarni 			{"XYLD", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_XYLD},
586*14b24e2bSVaishali Kulkarni 			{"TMLD", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_TMLD},
587*14b24e2bSVaishali Kulkarni 			{"MYLD", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MULD},
588*14b24e2bSVaishali Kulkarni 			{"YULD", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_YULD},
589*14b24e2bSVaishali Kulkarni 			{"DORQ", ATTENTION_PAR_INT, ecore_dorq_attn_cb, BLOCK_DORQ},
590*14b24e2bSVaishali Kulkarni 			{"DBG", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_DBG},
591*14b24e2bSVaishali Kulkarni 			{"IPC", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_IPC},
592*14b24e2bSVaishali Kulkarni 		}
593*14b24e2bSVaishali Kulkarni 	},
594*14b24e2bSVaishali Kulkarni 
595*14b24e2bSVaishali Kulkarni 	{
596*14b24e2bSVaishali Kulkarni 		{	/* After Invert 7 */
597*14b24e2bSVaishali Kulkarni 			{"CCFC", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_CCFC},
598*14b24e2bSVaishali Kulkarni 			{"CDU", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_CDU},
599*14b24e2bSVaishali Kulkarni 			{"DMAE", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_DMAE},
600*14b24e2bSVaishali Kulkarni 			{"IGU", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_IGU},
601*14b24e2bSVaishali Kulkarni 			{"ATC", ATTENTION_PAR_INT, OSAL_NULL, MAX_BLOCK_ID},
602*14b24e2bSVaishali Kulkarni 			{"CAU", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_CAU},
603*14b24e2bSVaishali Kulkarni 			{"PTU", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PTU},
604*14b24e2bSVaishali Kulkarni 			{"PRM", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PRM},
605*14b24e2bSVaishali Kulkarni 			{"TCFC", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_TCFC},
606*14b24e2bSVaishali Kulkarni 			{"RDIF", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_RDIF},
607*14b24e2bSVaishali Kulkarni 			{"TDIF", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_TDIF},
608*14b24e2bSVaishali Kulkarni 			{"RSS", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_RSS},
609*14b24e2bSVaishali Kulkarni 			{"MISC", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MISC},
610*14b24e2bSVaishali Kulkarni 			{"MISCS", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_MISCS},
611*14b24e2bSVaishali Kulkarni 			{"PCIE", ATTENTION_PAR, OSAL_NULL, BLOCK_PCIE},
612*14b24e2bSVaishali Kulkarni 			{"Vaux PCI core", ATTENTION_SINGLE, OSAL_NULL, BLOCK_PGLCS},
613*14b24e2bSVaishali Kulkarni 			{"PSWRQ", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWRQ},
614*14b24e2bSVaishali Kulkarni 		}
615*14b24e2bSVaishali Kulkarni 	},
616*14b24e2bSVaishali Kulkarni 
617*14b24e2bSVaishali Kulkarni 	{
618*14b24e2bSVaishali Kulkarni 		{	/* After Invert 8 */
619*14b24e2bSVaishali Kulkarni 			{"PSWRQ (pci_clk)", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWRQ2},
620*14b24e2bSVaishali Kulkarni 			{"PSWWR", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWWR},
621*14b24e2bSVaishali Kulkarni 			{"PSWWR (pci_clk)", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWWR2},
622*14b24e2bSVaishali Kulkarni 			{"PSWRD", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWRD},
623*14b24e2bSVaishali Kulkarni 			{"PSWRD (pci_clk)", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWRD2},
624*14b24e2bSVaishali Kulkarni 			{"PSWHST", ATTENTION_PAR_INT, ecore_pswhst_attn_cb, BLOCK_PSWHST},
625*14b24e2bSVaishali Kulkarni 			{"PSWHST (pci_clk)", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_PSWHST2},
626*14b24e2bSVaishali Kulkarni 			{"GRC", ATTENTION_PAR_INT, ecore_grc_attn_cb, BLOCK_GRC},
627*14b24e2bSVaishali Kulkarni 			{"CPMU", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_CPMU},
628*14b24e2bSVaishali Kulkarni 			{"NCSI", ATTENTION_PAR_INT, OSAL_NULL, BLOCK_NCSI},
629*14b24e2bSVaishali Kulkarni 			{"MSEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
630*14b24e2bSVaishali Kulkarni 			{"PSEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
631*14b24e2bSVaishali Kulkarni 			{"TSEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
632*14b24e2bSVaishali Kulkarni 			{"USEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
633*14b24e2bSVaishali Kulkarni 			{"XSEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
634*14b24e2bSVaishali Kulkarni 			{"YSEM PRAM", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
635*14b24e2bSVaishali Kulkarni 			{"pxp_misc_mps", ATTENTION_PAR, OSAL_NULL, BLOCK_PGLCS},
636*14b24e2bSVaishali Kulkarni 			{"PCIE glue/PXP Exp. ROM", ATTENTION_SINGLE, OSAL_NULL, BLOCK_PGLCS},
637*14b24e2bSVaishali Kulkarni 			{"PERST_B assertion", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
638*14b24e2bSVaishali Kulkarni 			{"PERST_B deassertion", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
639*14b24e2bSVaishali Kulkarni 			{"Reserved %d", (2 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, MAX_BLOCK_ID },
640*14b24e2bSVaishali Kulkarni 		}
641*14b24e2bSVaishali Kulkarni 	},
642*14b24e2bSVaishali Kulkarni 
643*14b24e2bSVaishali Kulkarni 	{
644*14b24e2bSVaishali Kulkarni 		{	/* After Invert 9 */
645*14b24e2bSVaishali Kulkarni 			{"MCP Latched memory", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
646*14b24e2bSVaishali Kulkarni 			{"MCP Latched scratchpad cache", ATTENTION_SINGLE, OSAL_NULL, MAX_BLOCK_ID},
647*14b24e2bSVaishali Kulkarni 			{"MCP Latched ump_tx", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
648*14b24e2bSVaishali Kulkarni 			{"MCP Latched scratchpad", ATTENTION_PAR, OSAL_NULL, MAX_BLOCK_ID},
649*14b24e2bSVaishali Kulkarni 			{"Reserved %d", (28 << ATTENTION_LENGTH_SHIFT), OSAL_NULL, MAX_BLOCK_ID },
650*14b24e2bSVaishali Kulkarni 		}
651*14b24e2bSVaishali Kulkarni 	},
652*14b24e2bSVaishali Kulkarni 
653*14b24e2bSVaishali Kulkarni };
654*14b24e2bSVaishali Kulkarni 
655*14b24e2bSVaishali Kulkarni static struct aeu_invert_reg_bit *
ecore_int_aeu_translate(struct ecore_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_bit)656*14b24e2bSVaishali Kulkarni ecore_int_aeu_translate(struct ecore_hwfn *p_hwfn,
657*14b24e2bSVaishali Kulkarni 			struct aeu_invert_reg_bit *p_bit)
658*14b24e2bSVaishali Kulkarni {
659*14b24e2bSVaishali Kulkarni 	if (!ECORE_IS_BB(p_hwfn->p_dev))
660*14b24e2bSVaishali Kulkarni 		return p_bit;
661*14b24e2bSVaishali Kulkarni 
662*14b24e2bSVaishali Kulkarni 	if (!(p_bit->flags & ATTENTION_BB_DIFFERENT))
663*14b24e2bSVaishali Kulkarni 		return p_bit;
664*14b24e2bSVaishali Kulkarni 
665*14b24e2bSVaishali Kulkarni 	return &aeu_descs_special[(p_bit->flags & ATTENTION_BB_MASK) >>
666*14b24e2bSVaishali Kulkarni 				  ATTENTION_BB_SHIFT];
667*14b24e2bSVaishali Kulkarni }
668*14b24e2bSVaishali Kulkarni 
ecore_int_is_parity_flag(struct ecore_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_bit)669*14b24e2bSVaishali Kulkarni static bool ecore_int_is_parity_flag(struct ecore_hwfn *p_hwfn,
670*14b24e2bSVaishali Kulkarni 				     struct aeu_invert_reg_bit *p_bit)
671*14b24e2bSVaishali Kulkarni {
672*14b24e2bSVaishali Kulkarni 	return !!(ecore_int_aeu_translate(p_hwfn, p_bit)->flags &
673*14b24e2bSVaishali Kulkarni 		  ATTENTION_PARITY);
674*14b24e2bSVaishali Kulkarni }
675*14b24e2bSVaishali Kulkarni 
676*14b24e2bSVaishali Kulkarni #define ATTN_STATE_BITS		(0xfff)
677*14b24e2bSVaishali Kulkarni #define ATTN_BITS_MASKABLE	(0x3ff)
678*14b24e2bSVaishali Kulkarni struct ecore_sb_attn_info {
679*14b24e2bSVaishali Kulkarni 	/* Virtual & Physical address of the SB */
680*14b24e2bSVaishali Kulkarni 	struct atten_status_block	*sb_attn;
681*14b24e2bSVaishali Kulkarni 	dma_addr_t			sb_phys;
682*14b24e2bSVaishali Kulkarni 
683*14b24e2bSVaishali Kulkarni 	/* Last seen running index */
684*14b24e2bSVaishali Kulkarni 	u16				index;
685*14b24e2bSVaishali Kulkarni 
686*14b24e2bSVaishali Kulkarni 	/* A mask of the AEU bits resulting in a parity error */
687*14b24e2bSVaishali Kulkarni 	u32				parity_mask[NUM_ATTN_REGS];
688*14b24e2bSVaishali Kulkarni 
689*14b24e2bSVaishali Kulkarni 	/* A pointer to the attention description structure */
690*14b24e2bSVaishali Kulkarni 	struct aeu_invert_reg		*p_aeu_desc;
691*14b24e2bSVaishali Kulkarni 
692*14b24e2bSVaishali Kulkarni 	/* Previously asserted attentions, which are still unasserted */
693*14b24e2bSVaishali Kulkarni 	u16				known_attn;
694*14b24e2bSVaishali Kulkarni 
695*14b24e2bSVaishali Kulkarni 	/* Cleanup address for the link's general hw attention */
696*14b24e2bSVaishali Kulkarni 	u32				mfw_attn_addr;
697*14b24e2bSVaishali Kulkarni };
698*14b24e2bSVaishali Kulkarni 
ecore_attn_update_idx(struct ecore_hwfn * p_hwfn,struct ecore_sb_attn_info * p_sb_desc)699*14b24e2bSVaishali Kulkarni static u16 ecore_attn_update_idx(struct ecore_hwfn *p_hwfn,
700*14b24e2bSVaishali Kulkarni 				 struct ecore_sb_attn_info *p_sb_desc)
701*14b24e2bSVaishali Kulkarni {
702*14b24e2bSVaishali Kulkarni 	u16 rc = 0, index;
703*14b24e2bSVaishali Kulkarni 
704*14b24e2bSVaishali Kulkarni 	OSAL_MMIOWB(p_hwfn->p_dev);
705*14b24e2bSVaishali Kulkarni 
706*14b24e2bSVaishali Kulkarni 	index = OSAL_LE16_TO_CPU(p_sb_desc->sb_attn->sb_index);
707*14b24e2bSVaishali Kulkarni 	if (p_sb_desc->index != index) {
708*14b24e2bSVaishali Kulkarni 		p_sb_desc->index = index;
709*14b24e2bSVaishali Kulkarni 		rc = ECORE_SB_ATT_IDX;
710*14b24e2bSVaishali Kulkarni 	}
711*14b24e2bSVaishali Kulkarni 
712*14b24e2bSVaishali Kulkarni 	OSAL_MMIOWB(p_hwfn->p_dev);
713*14b24e2bSVaishali Kulkarni 
714*14b24e2bSVaishali Kulkarni 	return rc;
715*14b24e2bSVaishali Kulkarni }
716*14b24e2bSVaishali Kulkarni 
717*14b24e2bSVaishali Kulkarni /**
718*14b24e2bSVaishali Kulkarni  * @brief ecore_int_assertion - handles asserted attention bits
719*14b24e2bSVaishali Kulkarni  *
720*14b24e2bSVaishali Kulkarni  * @param p_hwfn
721*14b24e2bSVaishali Kulkarni  * @param asserted_bits newly asserted bits
722*14b24e2bSVaishali Kulkarni  * @return enum _ecore_status_t
723*14b24e2bSVaishali Kulkarni  */
ecore_int_assertion(struct ecore_hwfn * p_hwfn,u16 asserted_bits)724*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_assertion(struct ecore_hwfn *p_hwfn,
725*14b24e2bSVaishali Kulkarni 						u16 asserted_bits)
726*14b24e2bSVaishali Kulkarni {
727*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
728*14b24e2bSVaishali Kulkarni 	u32 igu_mask;
729*14b24e2bSVaishali Kulkarni 
730*14b24e2bSVaishali Kulkarni 	/* Mask the source of the attention in the IGU */
731*14b24e2bSVaishali Kulkarni 	igu_mask = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
732*14b24e2bSVaishali Kulkarni 			    IGU_REG_ATTENTION_ENABLE);
733*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR, "IGU mask: 0x%08x --> 0x%08x\n",
734*14b24e2bSVaishali Kulkarni 		   igu_mask, igu_mask & ~(asserted_bits & ATTN_BITS_MASKABLE));
735*14b24e2bSVaishali Kulkarni 	igu_mask &= ~(asserted_bits & ATTN_BITS_MASKABLE);
736*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, igu_mask);
737*14b24e2bSVaishali Kulkarni 
738*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
739*14b24e2bSVaishali Kulkarni 		   "inner known ATTN state: 0x%04x --> 0x%04x\n",
740*14b24e2bSVaishali Kulkarni 		   sb_attn_sw->known_attn,
741*14b24e2bSVaishali Kulkarni 		   sb_attn_sw->known_attn | asserted_bits);
742*14b24e2bSVaishali Kulkarni 	sb_attn_sw->known_attn |= asserted_bits;
743*14b24e2bSVaishali Kulkarni 
744*14b24e2bSVaishali Kulkarni 	/* Handle MCP events */
745*14b24e2bSVaishali Kulkarni 	if (asserted_bits & 0x100) {
746*14b24e2bSVaishali Kulkarni 		ecore_mcp_handle_events(p_hwfn, p_hwfn->p_dpc_ptt);
747*14b24e2bSVaishali Kulkarni 		/* Clean the MCP attention */
748*14b24e2bSVaishali Kulkarni 		ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt,
749*14b24e2bSVaishali Kulkarni 			 sb_attn_sw->mfw_attn_addr, 0);
750*14b24e2bSVaishali Kulkarni 	}
751*14b24e2bSVaishali Kulkarni 
752*14b24e2bSVaishali Kulkarni 	/* FIXME - this will change once we'll have GOOD gtt definitions */
753*14b24e2bSVaishali Kulkarni 	DIRECT_REG_WR(p_hwfn,
754*14b24e2bSVaishali Kulkarni 		      (u8 OSAL_IOMEM*)p_hwfn->regview +
755*14b24e2bSVaishali Kulkarni 		      GTT_BAR0_MAP_REG_IGU_CMD +
756*14b24e2bSVaishali Kulkarni 		      ((IGU_CMD_ATTN_BIT_SET_UPPER -
757*14b24e2bSVaishali Kulkarni 			IGU_CMD_INT_ACK_BASE) << 3), (u32)asserted_bits);
758*14b24e2bSVaishali Kulkarni 
759*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR, "set cmd IGU: 0x%04x\n",
760*14b24e2bSVaishali Kulkarni 		   asserted_bits);
761*14b24e2bSVaishali Kulkarni 
762*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
763*14b24e2bSVaishali Kulkarni }
764*14b24e2bSVaishali Kulkarni 
ecore_int_attn_print(struct ecore_hwfn * p_hwfn,enum block_id id,enum dbg_attn_type type,bool b_clear)765*14b24e2bSVaishali Kulkarni static void ecore_int_attn_print(struct ecore_hwfn *p_hwfn,
766*14b24e2bSVaishali Kulkarni 				 enum block_id id, enum dbg_attn_type type,
767*14b24e2bSVaishali Kulkarni 				 bool b_clear)
768*14b24e2bSVaishali Kulkarni {
769*14b24e2bSVaishali Kulkarni 	struct dbg_attn_block_result attn_results;
770*14b24e2bSVaishali Kulkarni 	enum dbg_status status;
771*14b24e2bSVaishali Kulkarni 
772*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(&attn_results, 0, sizeof(attn_results));
773*14b24e2bSVaishali Kulkarni 
774*14b24e2bSVaishali Kulkarni 	status = ecore_dbg_read_attn(p_hwfn, p_hwfn->p_dpc_ptt, id, type,
775*14b24e2bSVaishali Kulkarni 				     b_clear, &attn_results);
776*14b24e2bSVaishali Kulkarni #ifdef ATTN_DESC
777*14b24e2bSVaishali Kulkarni 	if (status != DBG_STATUS_OK)
778*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
779*14b24e2bSVaishali Kulkarni 			  "Failed to parse attention information [status: %s]\n",
780*14b24e2bSVaishali Kulkarni 			  ecore_dbg_get_status_str(status));
781*14b24e2bSVaishali Kulkarni 	else
782*14b24e2bSVaishali Kulkarni 		ecore_dbg_parse_attn(p_hwfn, &attn_results);
783*14b24e2bSVaishali Kulkarni #else
784*14b24e2bSVaishali Kulkarni 	if (status != DBG_STATUS_OK)
785*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
786*14b24e2bSVaishali Kulkarni 			  "Failed to parse attention information [status: %d]\n",
787*14b24e2bSVaishali Kulkarni 			  status);
788*14b24e2bSVaishali Kulkarni 	else
789*14b24e2bSVaishali Kulkarni 		ecore_dbg_print_attn(p_hwfn, &attn_results);
790*14b24e2bSVaishali Kulkarni #endif
791*14b24e2bSVaishali Kulkarni }
792*14b24e2bSVaishali Kulkarni 
793*14b24e2bSVaishali Kulkarni /**
794*14b24e2bSVaishali Kulkarni  * @brief ecore_int_deassertion_aeu_bit - handles the effects of a single
795*14b24e2bSVaishali Kulkarni  * cause of the attention
796*14b24e2bSVaishali Kulkarni  *
797*14b24e2bSVaishali Kulkarni  * @param p_hwfn
798*14b24e2bSVaishali Kulkarni  * @param p_aeu - descriptor of an AEU bit which caused the attention
799*14b24e2bSVaishali Kulkarni  * @param aeu_en_reg - register offset of the AEU enable reg. which configured
800*14b24e2bSVaishali Kulkarni  *  this bit to this group.
801*14b24e2bSVaishali Kulkarni  * @param bit_index - index of this bit in the aeu_en_reg
802*14b24e2bSVaishali Kulkarni  *
803*14b24e2bSVaishali Kulkarni  * @return enum _ecore_status_t
804*14b24e2bSVaishali Kulkarni  */
805*14b24e2bSVaishali Kulkarni static enum _ecore_status_t
ecore_int_deassertion_aeu_bit(struct ecore_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_aeu,u32 aeu_en_reg,const char * p_bit_name,u32 bitmask)806*14b24e2bSVaishali Kulkarni ecore_int_deassertion_aeu_bit(struct ecore_hwfn *p_hwfn,
807*14b24e2bSVaishali Kulkarni 			      struct aeu_invert_reg_bit *p_aeu,
808*14b24e2bSVaishali Kulkarni 			      u32 aeu_en_reg,
809*14b24e2bSVaishali Kulkarni 			      const char *p_bit_name,
810*14b24e2bSVaishali Kulkarni 			      u32 bitmask)
811*14b24e2bSVaishali Kulkarni {
812*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_INVAL;
813*14b24e2bSVaishali Kulkarni 	bool b_fatal = false;
814*14b24e2bSVaishali Kulkarni 
815*14b24e2bSVaishali Kulkarni 	DP_INFO(p_hwfn, "Deasserted attention `%s'[%08x]\n",
816*14b24e2bSVaishali Kulkarni 		p_bit_name, bitmask);
817*14b24e2bSVaishali Kulkarni 
818*14b24e2bSVaishali Kulkarni 	/* Call callback before clearing the interrupt status */
819*14b24e2bSVaishali Kulkarni 	if (p_aeu->cb) {
820*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "`%s (attention)': Calling Callback function\n",
821*14b24e2bSVaishali Kulkarni 			p_bit_name);
822*14b24e2bSVaishali Kulkarni 		rc = p_aeu->cb(p_hwfn);
823*14b24e2bSVaishali Kulkarni 	}
824*14b24e2bSVaishali Kulkarni 
825*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS)
826*14b24e2bSVaishali Kulkarni 		b_fatal = true;
827*14b24e2bSVaishali Kulkarni 
828*14b24e2bSVaishali Kulkarni 	/* Print HW block interrupt registers */
829*14b24e2bSVaishali Kulkarni 	if (p_aeu->block_index != MAX_BLOCK_ID)
830*14b24e2bSVaishali Kulkarni 		ecore_int_attn_print(p_hwfn, p_aeu->block_index,
831*14b24e2bSVaishali Kulkarni 				     ATTN_TYPE_INTERRUPT, !b_fatal);
832*14b24e2bSVaishali Kulkarni 
833*14b24e2bSVaishali Kulkarni 	/* Reach assertion if attention is fatal */
834*14b24e2bSVaishali Kulkarni 	if (b_fatal) {
835*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true, "`%s': Fatal attention\n",
836*14b24e2bSVaishali Kulkarni 			  p_bit_name);
837*14b24e2bSVaishali Kulkarni 
838*14b24e2bSVaishali Kulkarni 		ecore_hw_err_notify(p_hwfn, ECORE_HW_ERR_HW_ATTN);
839*14b24e2bSVaishali Kulkarni 	}
840*14b24e2bSVaishali Kulkarni 
841*14b24e2bSVaishali Kulkarni 	/* Prevent this Attention from being asserted in the future */
842*14b24e2bSVaishali Kulkarni 	if (p_aeu->flags & ATTENTION_CLEAR_ENABLE ||
843*14b24e2bSVaishali Kulkarni 	    p_hwfn->p_dev->attn_clr_en) {
844*14b24e2bSVaishali Kulkarni 		u32 val;
845*14b24e2bSVaishali Kulkarni 		u32 mask = ~bitmask;
846*14b24e2bSVaishali Kulkarni 		val = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
847*14b24e2bSVaishali Kulkarni 		ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, (val & mask));
848*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "`%s' - Disabled future attentions\n",
849*14b24e2bSVaishali Kulkarni 			p_bit_name);
850*14b24e2bSVaishali Kulkarni 	}
851*14b24e2bSVaishali Kulkarni 
852*14b24e2bSVaishali Kulkarni 	return rc;
853*14b24e2bSVaishali Kulkarni }
854*14b24e2bSVaishali Kulkarni 
855*14b24e2bSVaishali Kulkarni /**
856*14b24e2bSVaishali Kulkarni  * @brief ecore_int_deassertion_parity - handle a single parity AEU source
857*14b24e2bSVaishali Kulkarni  *
858*14b24e2bSVaishali Kulkarni  * @param p_hwfn
859*14b24e2bSVaishali Kulkarni  * @param p_aeu - descriptor of an AEU bit which caused the parity
860*14b24e2bSVaishali Kulkarni  * @param aeu_en_reg - address of the AEU enable register
861*14b24e2bSVaishali Kulkarni  * @param bit_index
862*14b24e2bSVaishali Kulkarni  */
ecore_int_deassertion_parity(struct ecore_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_aeu,u32 aeu_en_reg,u8 bit_index)863*14b24e2bSVaishali Kulkarni static void ecore_int_deassertion_parity(struct ecore_hwfn *p_hwfn,
864*14b24e2bSVaishali Kulkarni 					 struct aeu_invert_reg_bit *p_aeu,
865*14b24e2bSVaishali Kulkarni 					 u32 aeu_en_reg, u8 bit_index)
866*14b24e2bSVaishali Kulkarni {
867*14b24e2bSVaishali Kulkarni 	u32 block_id = p_aeu->block_index, mask, val;
868*14b24e2bSVaishali Kulkarni 
869*14b24e2bSVaishali Kulkarni 	DP_NOTICE(p_hwfn->p_dev, false,
870*14b24e2bSVaishali Kulkarni 		  "%s parity attention is set [address 0x%08x, bit %d]\n",
871*14b24e2bSVaishali Kulkarni 		  p_aeu->bit_name, aeu_en_reg, bit_index);
872*14b24e2bSVaishali Kulkarni 
873*14b24e2bSVaishali Kulkarni 	if (block_id == MAX_BLOCK_ID)
874*14b24e2bSVaishali Kulkarni 		return;
875*14b24e2bSVaishali Kulkarni 
876*14b24e2bSVaishali Kulkarni 	ecore_int_attn_print(p_hwfn, block_id,
877*14b24e2bSVaishali Kulkarni 			     ATTN_TYPE_PARITY, false);
878*14b24e2bSVaishali Kulkarni 
879*14b24e2bSVaishali Kulkarni 	/* In A0, there's a single parity bit for several blocks */
880*14b24e2bSVaishali Kulkarni 	if (block_id == BLOCK_BTB) {
881*14b24e2bSVaishali Kulkarni 		ecore_int_attn_print(p_hwfn, BLOCK_OPTE,
882*14b24e2bSVaishali Kulkarni 				     ATTN_TYPE_PARITY, false);
883*14b24e2bSVaishali Kulkarni 		ecore_int_attn_print(p_hwfn, BLOCK_MCP,
884*14b24e2bSVaishali Kulkarni 				     ATTN_TYPE_PARITY, false);
885*14b24e2bSVaishali Kulkarni 	}
886*14b24e2bSVaishali Kulkarni 
887*14b24e2bSVaishali Kulkarni 	/* Prevent this parity error from being re-asserted */
888*14b24e2bSVaishali Kulkarni 	mask = ~(0x1 << bit_index);
889*14b24e2bSVaishali Kulkarni 	val = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
890*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, val & mask);
891*14b24e2bSVaishali Kulkarni 	DP_INFO(p_hwfn, "`%s' - Disabled future parity errors\n",
892*14b24e2bSVaishali Kulkarni 		p_aeu->bit_name);
893*14b24e2bSVaishali Kulkarni }
894*14b24e2bSVaishali Kulkarni 
895*14b24e2bSVaishali Kulkarni /**
896*14b24e2bSVaishali Kulkarni  * @brief - handles deassertion of previously asserted attentions.
897*14b24e2bSVaishali Kulkarni  *
898*14b24e2bSVaishali Kulkarni  * @param p_hwfn
899*14b24e2bSVaishali Kulkarni  * @param deasserted_bits - newly deasserted bits
900*14b24e2bSVaishali Kulkarni  * @return enum _ecore_status_t
901*14b24e2bSVaishali Kulkarni  *
902*14b24e2bSVaishali Kulkarni  */
ecore_int_deassertion(struct ecore_hwfn * p_hwfn,u16 deasserted_bits)903*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_deassertion(struct ecore_hwfn *p_hwfn,
904*14b24e2bSVaishali Kulkarni 						  u16 deasserted_bits)
905*14b24e2bSVaishali Kulkarni {
906*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
907*14b24e2bSVaishali Kulkarni 	u32 aeu_inv_arr[NUM_ATTN_REGS], aeu_mask, aeu_en, en;
908*14b24e2bSVaishali Kulkarni 	u8 i, j, k, bit_idx;
909*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_SUCCESS;
910*14b24e2bSVaishali Kulkarni 
911*14b24e2bSVaishali Kulkarni 	/* Read the attention registers in the AEU */
912*14b24e2bSVaishali Kulkarni 	for (i = 0; i < NUM_ATTN_REGS; i++) {
913*14b24e2bSVaishali Kulkarni 		aeu_inv_arr[i] = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
914*14b24e2bSVaishali Kulkarni 					  MISC_REG_AEU_AFTER_INVERT_1_IGU +
915*14b24e2bSVaishali Kulkarni 					  i * 0x4);
916*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
917*14b24e2bSVaishali Kulkarni 			   "Deasserted bits [%d]: %08x\n",
918*14b24e2bSVaishali Kulkarni 			   i, aeu_inv_arr[i]);
919*14b24e2bSVaishali Kulkarni 	}
920*14b24e2bSVaishali Kulkarni 
921*14b24e2bSVaishali Kulkarni 	/* Handle parity attentions first */
922*14b24e2bSVaishali Kulkarni 	for (i = 0; i < NUM_ATTN_REGS; i++)
923*14b24e2bSVaishali Kulkarni 	{
924*14b24e2bSVaishali Kulkarni 		struct aeu_invert_reg *p_aeu = &sb_attn_sw->p_aeu_desc[i];
925*14b24e2bSVaishali Kulkarni 		u32 parities;
926*14b24e2bSVaishali Kulkarni 
927*14b24e2bSVaishali Kulkarni 		aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 + i * sizeof(u32);
928*14b24e2bSVaishali Kulkarni 		en = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
929*14b24e2bSVaishali Kulkarni 		parities = sb_attn_sw->parity_mask[i] & aeu_inv_arr[i] & en;
930*14b24e2bSVaishali Kulkarni 
931*14b24e2bSVaishali Kulkarni 		/* Skip register in which no parity bit is currently set */
932*14b24e2bSVaishali Kulkarni 		if (!parities)
933*14b24e2bSVaishali Kulkarni 			continue;
934*14b24e2bSVaishali Kulkarni 
935*14b24e2bSVaishali Kulkarni 		for (j = 0, bit_idx = 0; bit_idx < 32; j++) {
936*14b24e2bSVaishali Kulkarni 			struct aeu_invert_reg_bit *p_bit = &p_aeu->bits[j];
937*14b24e2bSVaishali Kulkarni 
938*14b24e2bSVaishali Kulkarni 			if (ecore_int_is_parity_flag(p_hwfn, p_bit) &&
939*14b24e2bSVaishali Kulkarni 			    !!(parities & (1 << bit_idx)))
940*14b24e2bSVaishali Kulkarni 				ecore_int_deassertion_parity(p_hwfn, p_bit,
941*14b24e2bSVaishali Kulkarni 							     aeu_en, bit_idx);
942*14b24e2bSVaishali Kulkarni 
943*14b24e2bSVaishali Kulkarni 			bit_idx += ATTENTION_LENGTH(p_bit->flags);
944*14b24e2bSVaishali Kulkarni 		}
945*14b24e2bSVaishali Kulkarni 	}
946*14b24e2bSVaishali Kulkarni 
947*14b24e2bSVaishali Kulkarni 	/* Find non-parity cause for attention and act */
948*14b24e2bSVaishali Kulkarni 	for (k = 0; k < MAX_ATTN_GRPS; k++) {
949*14b24e2bSVaishali Kulkarni 		struct aeu_invert_reg_bit *p_aeu;
950*14b24e2bSVaishali Kulkarni 
951*14b24e2bSVaishali Kulkarni 		/* Handle only groups whose attention is currently deasserted */
952*14b24e2bSVaishali Kulkarni 		if (!(deasserted_bits & (1 << k)))
953*14b24e2bSVaishali Kulkarni 			continue;
954*14b24e2bSVaishali Kulkarni 
955*14b24e2bSVaishali Kulkarni 		for (i = 0; i < NUM_ATTN_REGS; i++) {
956*14b24e2bSVaishali Kulkarni 			u32 bits;
957*14b24e2bSVaishali Kulkarni 
958*14b24e2bSVaishali Kulkarni 			aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 +
959*14b24e2bSVaishali Kulkarni 				 i * sizeof(u32) +
960*14b24e2bSVaishali Kulkarni 				 k * sizeof(u32) * NUM_ATTN_REGS;
961*14b24e2bSVaishali Kulkarni 			en = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
962*14b24e2bSVaishali Kulkarni 			bits = aeu_inv_arr[i] & en;
963*14b24e2bSVaishali Kulkarni 
964*14b24e2bSVaishali Kulkarni 			/* Skip if no bit from this group is currently set */
965*14b24e2bSVaishali Kulkarni 			if (!bits)
966*14b24e2bSVaishali Kulkarni 				continue;
967*14b24e2bSVaishali Kulkarni 
968*14b24e2bSVaishali Kulkarni 			/* Find all set bits from current register which belong
969*14b24e2bSVaishali Kulkarni 			 * to current group, making them responsible for the
970*14b24e2bSVaishali Kulkarni 			 * previous assertion.
971*14b24e2bSVaishali Kulkarni 			 */
972*14b24e2bSVaishali Kulkarni 			for (j = 0, bit_idx = 0; bit_idx < 32; j++)
973*14b24e2bSVaishali Kulkarni 			{
974*14b24e2bSVaishali Kulkarni 				long unsigned int bitmask;
975*14b24e2bSVaishali Kulkarni 				u8 bit, bit_len;
976*14b24e2bSVaishali Kulkarni 
977*14b24e2bSVaishali Kulkarni 				/* Need to account bits with changed meaning */
978*14b24e2bSVaishali Kulkarni 				p_aeu = &sb_attn_sw->p_aeu_desc[i].bits[j];
979*14b24e2bSVaishali Kulkarni 				p_aeu = ecore_int_aeu_translate(p_hwfn, p_aeu);
980*14b24e2bSVaishali Kulkarni 
981*14b24e2bSVaishali Kulkarni 				bit = bit_idx;
982*14b24e2bSVaishali Kulkarni 				bit_len = ATTENTION_LENGTH(p_aeu->flags);
983*14b24e2bSVaishali Kulkarni 				if (ecore_int_is_parity_flag(p_hwfn, p_aeu)) {
984*14b24e2bSVaishali Kulkarni 					/* Skip Parity */
985*14b24e2bSVaishali Kulkarni 					bit++;
986*14b24e2bSVaishali Kulkarni 					bit_len--;
987*14b24e2bSVaishali Kulkarni 				}
988*14b24e2bSVaishali Kulkarni 
989*14b24e2bSVaishali Kulkarni 				/* Find the bits relating to HW-block, then
990*14b24e2bSVaishali Kulkarni 				 * shift so they'll become LSB.
991*14b24e2bSVaishali Kulkarni 				 */
992*14b24e2bSVaishali Kulkarni 				bitmask = bits & (((1 << bit_len) - 1) << bit);
993*14b24e2bSVaishali Kulkarni 				bitmask >>= bit;
994*14b24e2bSVaishali Kulkarni 
995*14b24e2bSVaishali Kulkarni 				if (bitmask) {
996*14b24e2bSVaishali Kulkarni 					u32 flags = p_aeu->flags;
997*14b24e2bSVaishali Kulkarni 					char bit_name[30];
998*14b24e2bSVaishali Kulkarni 					u8 num;
999*14b24e2bSVaishali Kulkarni 
1000*14b24e2bSVaishali Kulkarni 					num = (u8)OSAL_FIND_FIRST_BIT(&bitmask,
1001*14b24e2bSVaishali Kulkarni 								bit_len);
1002*14b24e2bSVaishali Kulkarni 
1003*14b24e2bSVaishali Kulkarni 					/* Some bits represent more than a
1004*14b24e2bSVaishali Kulkarni 					 * a single interrupt. Correctly print
1005*14b24e2bSVaishali Kulkarni 					 * their name.
1006*14b24e2bSVaishali Kulkarni 					 */
1007*14b24e2bSVaishali Kulkarni 					if (ATTENTION_LENGTH(flags) > 2 ||
1008*14b24e2bSVaishali Kulkarni 					    ((flags & ATTENTION_PAR_INT) &&
1009*14b24e2bSVaishali Kulkarni 					    ATTENTION_LENGTH(flags) > 1))
1010*14b24e2bSVaishali Kulkarni 						OSAL_SNPRINTF(bit_name, 30,
1011*14b24e2bSVaishali Kulkarni 							      p_aeu->bit_name,
1012*14b24e2bSVaishali Kulkarni 							      num);
1013*14b24e2bSVaishali Kulkarni 					else
1014*14b24e2bSVaishali Kulkarni 						OSAL_STRNCPY(bit_name,
1015*14b24e2bSVaishali Kulkarni 							     p_aeu->bit_name,
1016*14b24e2bSVaishali Kulkarni 							     30);
1017*14b24e2bSVaishali Kulkarni 
1018*14b24e2bSVaishali Kulkarni 					/* We now need to pass bitmask in its
1019*14b24e2bSVaishali Kulkarni 					 * correct position.
1020*14b24e2bSVaishali Kulkarni 					 */
1021*14b24e2bSVaishali Kulkarni 					bitmask <<= bit;
1022*14b24e2bSVaishali Kulkarni 
1023*14b24e2bSVaishali Kulkarni 					/* Handle source of the attention */
1024*14b24e2bSVaishali Kulkarni 					ecore_int_deassertion_aeu_bit(p_hwfn,
1025*14b24e2bSVaishali Kulkarni 								      p_aeu,
1026*14b24e2bSVaishali Kulkarni 								      aeu_en,
1027*14b24e2bSVaishali Kulkarni 								      bit_name,
1028*14b24e2bSVaishali Kulkarni 								      bitmask);
1029*14b24e2bSVaishali Kulkarni 				}
1030*14b24e2bSVaishali Kulkarni 
1031*14b24e2bSVaishali Kulkarni 				bit_idx += ATTENTION_LENGTH(p_aeu->flags);
1032*14b24e2bSVaishali Kulkarni 			}
1033*14b24e2bSVaishali Kulkarni 		}
1034*14b24e2bSVaishali Kulkarni 	}
1035*14b24e2bSVaishali Kulkarni 
1036*14b24e2bSVaishali Kulkarni 	/* Clear IGU indication for the deasserted bits */
1037*14b24e2bSVaishali Kulkarni 	/* FIXME - this will change once we'll have GOOD gtt definitions */
1038*14b24e2bSVaishali Kulkarni 	DIRECT_REG_WR(p_hwfn,
1039*14b24e2bSVaishali Kulkarni 		      (u8 OSAL_IOMEM*)p_hwfn->regview +
1040*14b24e2bSVaishali Kulkarni 				      GTT_BAR0_MAP_REG_IGU_CMD +
1041*14b24e2bSVaishali Kulkarni 				      ((IGU_CMD_ATTN_BIT_CLR_UPPER -
1042*14b24e2bSVaishali Kulkarni 					IGU_CMD_INT_ACK_BASE) << 3),
1043*14b24e2bSVaishali Kulkarni 		      ~((u32)deasserted_bits));
1044*14b24e2bSVaishali Kulkarni 
1045*14b24e2bSVaishali Kulkarni 	/* Unmask deasserted attentions in IGU */
1046*14b24e2bSVaishali Kulkarni 	aeu_mask = ecore_rd(p_hwfn, p_hwfn->p_dpc_ptt,
1047*14b24e2bSVaishali Kulkarni 			    IGU_REG_ATTENTION_ENABLE);
1048*14b24e2bSVaishali Kulkarni 	aeu_mask |= (deasserted_bits & ATTN_BITS_MASKABLE);
1049*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, aeu_mask);
1050*14b24e2bSVaishali Kulkarni 
1051*14b24e2bSVaishali Kulkarni 	/* Clear deassertion from inner state */
1052*14b24e2bSVaishali Kulkarni 	sb_attn_sw->known_attn &= ~deasserted_bits;
1053*14b24e2bSVaishali Kulkarni 
1054*14b24e2bSVaishali Kulkarni 	return rc;
1055*14b24e2bSVaishali Kulkarni }
1056*14b24e2bSVaishali Kulkarni 
ecore_int_attentions(struct ecore_hwfn * p_hwfn)1057*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_attentions(struct ecore_hwfn *p_hwfn)
1058*14b24e2bSVaishali Kulkarni {
1059*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *p_sb_attn_sw = p_hwfn->p_sb_attn;
1060*14b24e2bSVaishali Kulkarni 	struct atten_status_block *p_sb_attn = p_sb_attn_sw->sb_attn;
1061*14b24e2bSVaishali Kulkarni 	u16 index = 0, asserted_bits, deasserted_bits;
1062*14b24e2bSVaishali Kulkarni 	u32 attn_bits = 0, attn_acks = 0;
1063*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_SUCCESS;
1064*14b24e2bSVaishali Kulkarni 
1065*14b24e2bSVaishali Kulkarni 	/* Read current attention bits/acks - safeguard against attentions
1066*14b24e2bSVaishali Kulkarni 	 * by guaranting work on a synchronized timeframe
1067*14b24e2bSVaishali Kulkarni 	 */
1068*14b24e2bSVaishali Kulkarni 	do {
1069*14b24e2bSVaishali Kulkarni 		index = OSAL_LE16_TO_CPU(p_sb_attn->sb_index);
1070*14b24e2bSVaishali Kulkarni 		attn_bits = OSAL_LE32_TO_CPU(p_sb_attn->atten_bits);
1071*14b24e2bSVaishali Kulkarni 		attn_acks = OSAL_LE32_TO_CPU(p_sb_attn->atten_ack);
1072*14b24e2bSVaishali Kulkarni 	} while (index != OSAL_LE16_TO_CPU(p_sb_attn->sb_index));
1073*14b24e2bSVaishali Kulkarni 	p_sb_attn->sb_index = index;
1074*14b24e2bSVaishali Kulkarni 
1075*14b24e2bSVaishali Kulkarni 	/* Attention / Deassertion are meaningful (and in correct state)
1076*14b24e2bSVaishali Kulkarni 	 * only when they differ and consistent with known state - deassertion
1077*14b24e2bSVaishali Kulkarni 	 * when previous attention & current ack, and assertion when current
1078*14b24e2bSVaishali Kulkarni 	 * attention with no previous attention
1079*14b24e2bSVaishali Kulkarni 	 */
1080*14b24e2bSVaishali Kulkarni 	asserted_bits = (attn_bits & ~attn_acks & ATTN_STATE_BITS) &
1081*14b24e2bSVaishali Kulkarni 			~p_sb_attn_sw->known_attn;
1082*14b24e2bSVaishali Kulkarni 	deasserted_bits = (~attn_bits & attn_acks & ATTN_STATE_BITS) &
1083*14b24e2bSVaishali Kulkarni 			  p_sb_attn_sw->known_attn;
1084*14b24e2bSVaishali Kulkarni 
1085*14b24e2bSVaishali Kulkarni 	if ((asserted_bits & ~0x100) || (deasserted_bits & ~0x100))
1086*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn,
1087*14b24e2bSVaishali Kulkarni 			"Attention: Index: 0x%04x, Bits: 0x%08x, Acks: 0x%08x, asserted: 0x%04x, De-asserted 0x%04x [Prev. known: 0x%04x]\n",
1088*14b24e2bSVaishali Kulkarni 			index, attn_bits, attn_acks, asserted_bits,
1089*14b24e2bSVaishali Kulkarni 			deasserted_bits, p_sb_attn_sw->known_attn);
1090*14b24e2bSVaishali Kulkarni 	else if (asserted_bits == 0x100)
1091*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn,
1092*14b24e2bSVaishali Kulkarni 			"MFW indication via attention\n");
1093*14b24e2bSVaishali Kulkarni 	else
1094*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
1095*14b24e2bSVaishali Kulkarni 			   "MFW indication [deassertion]\n");
1096*14b24e2bSVaishali Kulkarni 
1097*14b24e2bSVaishali Kulkarni 	if (asserted_bits) {
1098*14b24e2bSVaishali Kulkarni 		rc = ecore_int_assertion(p_hwfn, asserted_bits);
1099*14b24e2bSVaishali Kulkarni 		if (rc)
1100*14b24e2bSVaishali Kulkarni 			return rc;
1101*14b24e2bSVaishali Kulkarni 	}
1102*14b24e2bSVaishali Kulkarni 
1103*14b24e2bSVaishali Kulkarni 	if (deasserted_bits)
1104*14b24e2bSVaishali Kulkarni 		rc = ecore_int_deassertion(p_hwfn, deasserted_bits);
1105*14b24e2bSVaishali Kulkarni 
1106*14b24e2bSVaishali Kulkarni 	return rc;
1107*14b24e2bSVaishali Kulkarni }
1108*14b24e2bSVaishali Kulkarni 
ecore_sb_ack_attn(struct ecore_hwfn * p_hwfn,void OSAL_IOMEM * igu_addr,u32 ack_cons)1109*14b24e2bSVaishali Kulkarni static void ecore_sb_ack_attn(struct ecore_hwfn *p_hwfn,
1110*14b24e2bSVaishali Kulkarni 			      void OSAL_IOMEM *igu_addr, u32 ack_cons)
1111*14b24e2bSVaishali Kulkarni {
1112*14b24e2bSVaishali Kulkarni 	struct igu_prod_cons_update igu_ack = { 0 };
1113*14b24e2bSVaishali Kulkarni 
1114*14b24e2bSVaishali Kulkarni 	igu_ack.sb_id_and_flags =
1115*14b24e2bSVaishali Kulkarni 		((ack_cons << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1116*14b24e2bSVaishali Kulkarni 		 (1 << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1117*14b24e2bSVaishali Kulkarni 		 (IGU_INT_NOP << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1118*14b24e2bSVaishali Kulkarni 		 (IGU_SEG_ACCESS_ATTN <<
1119*14b24e2bSVaishali Kulkarni 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1120*14b24e2bSVaishali Kulkarni 
1121*14b24e2bSVaishali Kulkarni 	DIRECT_REG_WR(p_hwfn, igu_addr, igu_ack.sb_id_and_flags);
1122*14b24e2bSVaishali Kulkarni 
1123*14b24e2bSVaishali Kulkarni 	/* Both segments (interrupts & acks) are written to same place address;
1124*14b24e2bSVaishali Kulkarni 	 * Need to guarantee all commands will be received (in-order) by HW.
1125*14b24e2bSVaishali Kulkarni 	 */
1126*14b24e2bSVaishali Kulkarni 	OSAL_MMIOWB(p_hwfn->p_dev);
1127*14b24e2bSVaishali Kulkarni 	OSAL_BARRIER(p_hwfn->p_dev);
1128*14b24e2bSVaishali Kulkarni }
1129*14b24e2bSVaishali Kulkarni 
ecore_int_sp_dpc(osal_int_ptr_t hwfn_cookie)1130*14b24e2bSVaishali Kulkarni void ecore_int_sp_dpc(osal_int_ptr_t hwfn_cookie)
1131*14b24e2bSVaishali Kulkarni {
1132*14b24e2bSVaishali Kulkarni 	struct ecore_hwfn *p_hwfn = (struct ecore_hwfn *)hwfn_cookie;
1133*14b24e2bSVaishali Kulkarni 	struct ecore_pi_info *pi_info = OSAL_NULL;
1134*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *sb_attn;
1135*14b24e2bSVaishali Kulkarni 	struct ecore_sb_info *sb_info;
1136*14b24e2bSVaishali Kulkarni 	int arr_size;
1137*14b24e2bSVaishali Kulkarni 	u16 rc = 0;
1138*14b24e2bSVaishali Kulkarni 
1139*14b24e2bSVaishali Kulkarni 	if (!p_hwfn)
1140*14b24e2bSVaishali Kulkarni 		return;
1141*14b24e2bSVaishali Kulkarni 
1142*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->p_sp_sb) {
1143*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "DPC called - no p_sp_sb\n");
1144*14b24e2bSVaishali Kulkarni 		return;
1145*14b24e2bSVaishali Kulkarni 	}
1146*14b24e2bSVaishali Kulkarni 
1147*14b24e2bSVaishali Kulkarni 	sb_info = &p_hwfn->p_sp_sb->sb_info;
1148*14b24e2bSVaishali Kulkarni 	arr_size = OSAL_ARRAY_SIZE(p_hwfn->p_sp_sb->pi_info_arr);
1149*14b24e2bSVaishali Kulkarni 	if (!sb_info) {
1150*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Status block is NULL - cannot ack interrupts\n");
1151*14b24e2bSVaishali Kulkarni 		return;
1152*14b24e2bSVaishali Kulkarni 	}
1153*14b24e2bSVaishali Kulkarni 
1154*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->p_sb_attn) {
1155*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "DPC called - no p_sb_attn");
1156*14b24e2bSVaishali Kulkarni 		return;
1157*14b24e2bSVaishali Kulkarni 	}
1158*14b24e2bSVaishali Kulkarni 	sb_attn =  p_hwfn->p_sb_attn;
1159*14b24e2bSVaishali Kulkarni 
1160*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR, "DPC Called! (hwfn %p %d)\n",
1161*14b24e2bSVaishali Kulkarni 		   p_hwfn, p_hwfn->my_id);
1162*14b24e2bSVaishali Kulkarni 
1163*14b24e2bSVaishali Kulkarni 	/* Disable ack for def status block. Required both for msix +
1164*14b24e2bSVaishali Kulkarni 	 * inta in non-mask mode, in inta does no harm.
1165*14b24e2bSVaishali Kulkarni 	 */
1166*14b24e2bSVaishali Kulkarni 	ecore_sb_ack(sb_info, IGU_INT_DISABLE, 0);
1167*14b24e2bSVaishali Kulkarni 
1168*14b24e2bSVaishali Kulkarni 	/* Gather Interrupts/Attentions information */
1169*14b24e2bSVaishali Kulkarni 	if (!sb_info->sb_virt) {
1170*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Interrupt Status block is NULL - cannot check for new interrupts!\n");
1171*14b24e2bSVaishali Kulkarni 	} else {
1172*14b24e2bSVaishali Kulkarni 		u32 tmp_index = sb_info->sb_ack;
1173*14b24e2bSVaishali Kulkarni 		rc = ecore_sb_update_sb_idx(sb_info);
1174*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn->p_dev, ECORE_MSG_INTR,
1175*14b24e2bSVaishali Kulkarni 			   "Interrupt indices: 0x%08x --> 0x%08x\n",
1176*14b24e2bSVaishali Kulkarni 			   tmp_index, sb_info->sb_ack);
1177*14b24e2bSVaishali Kulkarni 	}
1178*14b24e2bSVaishali Kulkarni 
1179*14b24e2bSVaishali Kulkarni 	if (!sb_attn || !sb_attn->sb_attn) {
1180*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Attentions Status block is NULL - cannot check for new attentions!\n");
1181*14b24e2bSVaishali Kulkarni 	} else {
1182*14b24e2bSVaishali Kulkarni 		u16 tmp_index = sb_attn->index;
1183*14b24e2bSVaishali Kulkarni 
1184*14b24e2bSVaishali Kulkarni 		rc |= ecore_attn_update_idx(p_hwfn, sb_attn);
1185*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn->p_dev, ECORE_MSG_INTR,
1186*14b24e2bSVaishali Kulkarni 			   "Attention indices: 0x%08x --> 0x%08x\n",
1187*14b24e2bSVaishali Kulkarni 			   tmp_index, sb_attn->index);
1188*14b24e2bSVaishali Kulkarni 	}
1189*14b24e2bSVaishali Kulkarni 
1190*14b24e2bSVaishali Kulkarni 	/* Check if we expect interrupts at this time. if not just ack them */
1191*14b24e2bSVaishali Kulkarni 	if (!(rc & ECORE_SB_EVENT_MASK)) {
1192*14b24e2bSVaishali Kulkarni 		ecore_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1193*14b24e2bSVaishali Kulkarni 		return;
1194*14b24e2bSVaishali Kulkarni 	}
1195*14b24e2bSVaishali Kulkarni 
1196*14b24e2bSVaishali Kulkarni 	/* Check the validity of the DPC ptt. If not ack interrupts and fail */
1197*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->p_dpc_ptt) {
1198*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn->p_dev, true, "Failed to allocate PTT\n");
1199*14b24e2bSVaishali Kulkarni 		ecore_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1200*14b24e2bSVaishali Kulkarni 		return;
1201*14b24e2bSVaishali Kulkarni 	}
1202*14b24e2bSVaishali Kulkarni 
1203*14b24e2bSVaishali Kulkarni 	if (rc & ECORE_SB_ATT_IDX)
1204*14b24e2bSVaishali Kulkarni 		ecore_int_attentions(p_hwfn);
1205*14b24e2bSVaishali Kulkarni 
1206*14b24e2bSVaishali Kulkarni 	if (rc & ECORE_SB_IDX) {
1207*14b24e2bSVaishali Kulkarni 		int pi;
1208*14b24e2bSVaishali Kulkarni 
1209*14b24e2bSVaishali Kulkarni 		/* Since we only looked at the SB index, it's possible more
1210*14b24e2bSVaishali Kulkarni 		 * than a single protocol-index on the SB incremented.
1211*14b24e2bSVaishali Kulkarni 		 * Iterate over all configured protocol indices and check
1212*14b24e2bSVaishali Kulkarni 		 * whether something happened for each.
1213*14b24e2bSVaishali Kulkarni 		 */
1214*14b24e2bSVaishali Kulkarni 		for (pi = 0; pi < arr_size; pi++) {
1215*14b24e2bSVaishali Kulkarni 			pi_info = &p_hwfn->p_sp_sb->pi_info_arr[pi];
1216*14b24e2bSVaishali Kulkarni 			if (pi_info->comp_cb != OSAL_NULL)
1217*14b24e2bSVaishali Kulkarni 				pi_info->comp_cb(p_hwfn, pi_info->cookie);
1218*14b24e2bSVaishali Kulkarni 		}
1219*14b24e2bSVaishali Kulkarni 	}
1220*14b24e2bSVaishali Kulkarni 
1221*14b24e2bSVaishali Kulkarni 	if (sb_attn && (rc & ECORE_SB_ATT_IDX)) {
1222*14b24e2bSVaishali Kulkarni 		/* This should be done before the interrupts are enabled,
1223*14b24e2bSVaishali Kulkarni 		 * since otherwise a new attention will be generated.
1224*14b24e2bSVaishali Kulkarni 		 */
1225*14b24e2bSVaishali Kulkarni 		ecore_sb_ack_attn(p_hwfn, sb_info->igu_addr, sb_attn->index);
1226*14b24e2bSVaishali Kulkarni 	}
1227*14b24e2bSVaishali Kulkarni 
1228*14b24e2bSVaishali Kulkarni 	ecore_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1229*14b24e2bSVaishali Kulkarni }
1230*14b24e2bSVaishali Kulkarni 
ecore_int_sb_attn_free(struct ecore_hwfn * p_hwfn)1231*14b24e2bSVaishali Kulkarni static void ecore_int_sb_attn_free(struct ecore_hwfn *p_hwfn)
1232*14b24e2bSVaishali Kulkarni {
1233*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *p_sb = p_hwfn->p_sb_attn;
1234*14b24e2bSVaishali Kulkarni 
1235*14b24e2bSVaishali Kulkarni 	if (!p_sb)
1236*14b24e2bSVaishali Kulkarni 		return;
1237*14b24e2bSVaishali Kulkarni 
1238*14b24e2bSVaishali Kulkarni 	if (p_sb->sb_attn) {
1239*14b24e2bSVaishali Kulkarni 		OSAL_DMA_FREE_COHERENT(p_hwfn->p_dev, p_sb->sb_attn,
1240*14b24e2bSVaishali Kulkarni 				       p_sb->sb_phys,
1241*14b24e2bSVaishali Kulkarni 				       SB_ATTN_ALIGNED_SIZE(p_hwfn));
1242*14b24e2bSVaishali Kulkarni 	}
1243*14b24e2bSVaishali Kulkarni 
1244*14b24e2bSVaishali Kulkarni 	OSAL_FREE(p_hwfn->p_dev, p_sb);
1245*14b24e2bSVaishali Kulkarni 	p_hwfn->p_sb_attn = OSAL_NULL;
1246*14b24e2bSVaishali Kulkarni }
1247*14b24e2bSVaishali Kulkarni 
ecore_int_sb_attn_setup(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)1248*14b24e2bSVaishali Kulkarni static void ecore_int_sb_attn_setup(struct ecore_hwfn *p_hwfn,
1249*14b24e2bSVaishali Kulkarni 				    struct ecore_ptt *p_ptt)
1250*14b24e2bSVaishali Kulkarni {
1251*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
1252*14b24e2bSVaishali Kulkarni 
1253*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(sb_info->sb_attn, 0, sizeof(*sb_info->sb_attn));
1254*14b24e2bSVaishali Kulkarni 
1255*14b24e2bSVaishali Kulkarni 	sb_info->index = 0;
1256*14b24e2bSVaishali Kulkarni 	sb_info->known_attn = 0;
1257*14b24e2bSVaishali Kulkarni 
1258*14b24e2bSVaishali Kulkarni 	/* Configure Attention Status Block in IGU */
1259*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_L,
1260*14b24e2bSVaishali Kulkarni 		 DMA_LO(p_hwfn->p_sb_attn->sb_phys));
1261*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_H,
1262*14b24e2bSVaishali Kulkarni 		 DMA_HI(p_hwfn->p_sb_attn->sb_phys));
1263*14b24e2bSVaishali Kulkarni }
1264*14b24e2bSVaishali Kulkarni 
ecore_int_sb_attn_init(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,void * sb_virt_addr,dma_addr_t sb_phy_addr)1265*14b24e2bSVaishali Kulkarni static void ecore_int_sb_attn_init(struct ecore_hwfn *p_hwfn,
1266*14b24e2bSVaishali Kulkarni 				   struct ecore_ptt *p_ptt,
1267*14b24e2bSVaishali Kulkarni 				   void *sb_virt_addr,
1268*14b24e2bSVaishali Kulkarni 				   dma_addr_t sb_phy_addr)
1269*14b24e2bSVaishali Kulkarni {
1270*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
1271*14b24e2bSVaishali Kulkarni 	int i, j, k;
1272*14b24e2bSVaishali Kulkarni 
1273*14b24e2bSVaishali Kulkarni 	sb_info->sb_attn = sb_virt_addr;
1274*14b24e2bSVaishali Kulkarni 	sb_info->sb_phys = sb_phy_addr;
1275*14b24e2bSVaishali Kulkarni 
1276*14b24e2bSVaishali Kulkarni 	/* Set the pointer to the AEU descriptors */
1277*14b24e2bSVaishali Kulkarni 	sb_info->p_aeu_desc = aeu_descs;
1278*14b24e2bSVaishali Kulkarni 
1279*14b24e2bSVaishali Kulkarni 	/* Calculate Parity Masks */
1280*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(sb_info->parity_mask, 0, sizeof(u32) * NUM_ATTN_REGS);
1281*14b24e2bSVaishali Kulkarni 	for (i = 0; i < NUM_ATTN_REGS; i++) {
1282*14b24e2bSVaishali Kulkarni 		/* j is array index, k is bit index */
1283*14b24e2bSVaishali Kulkarni 		for (j = 0, k = 0; k < 32; j++) {
1284*14b24e2bSVaishali Kulkarni 			struct aeu_invert_reg_bit *p_aeu;
1285*14b24e2bSVaishali Kulkarni 
1286*14b24e2bSVaishali Kulkarni 			p_aeu = &aeu_descs[i].bits[j];
1287*14b24e2bSVaishali Kulkarni 			if (ecore_int_is_parity_flag(p_hwfn, p_aeu))
1288*14b24e2bSVaishali Kulkarni 				sb_info->parity_mask[i] |= 1 << k;
1289*14b24e2bSVaishali Kulkarni 
1290*14b24e2bSVaishali Kulkarni 			k += ATTENTION_LENGTH(p_aeu->flags);
1291*14b24e2bSVaishali Kulkarni 		}
1292*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
1293*14b24e2bSVaishali Kulkarni 			   "Attn Mask [Reg %d]: 0x%08x\n",
1294*14b24e2bSVaishali Kulkarni 			   i, sb_info->parity_mask[i]);
1295*14b24e2bSVaishali Kulkarni 	}
1296*14b24e2bSVaishali Kulkarni 
1297*14b24e2bSVaishali Kulkarni 	/* Set the address of cleanup for the mcp attention */
1298*14b24e2bSVaishali Kulkarni 	sb_info->mfw_attn_addr = (p_hwfn->rel_pf_id << 3) +
1299*14b24e2bSVaishali Kulkarni 				 MISC_REG_AEU_GENERAL_ATTN_0;
1300*14b24e2bSVaishali Kulkarni 
1301*14b24e2bSVaishali Kulkarni 	ecore_int_sb_attn_setup(p_hwfn, p_ptt);
1302*14b24e2bSVaishali Kulkarni }
1303*14b24e2bSVaishali Kulkarni 
ecore_int_sb_attn_alloc(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)1304*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_sb_attn_alloc(struct ecore_hwfn *p_hwfn,
1305*14b24e2bSVaishali Kulkarni 						    struct ecore_ptt *p_ptt)
1306*14b24e2bSVaishali Kulkarni {
1307*14b24e2bSVaishali Kulkarni 	struct ecore_dev *p_dev = p_hwfn->p_dev;
1308*14b24e2bSVaishali Kulkarni 	struct ecore_sb_attn_info *p_sb;
1309*14b24e2bSVaishali Kulkarni 	dma_addr_t p_phys = 0;
1310*14b24e2bSVaishali Kulkarni 	void *p_virt;
1311*14b24e2bSVaishali Kulkarni 
1312*14b24e2bSVaishali Kulkarni 	/* SB struct */
1313*14b24e2bSVaishali Kulkarni 	p_sb = OSAL_ALLOC(p_dev, GFP_KERNEL, sizeof(*p_sb));
1314*14b24e2bSVaishali Kulkarni 	if (!p_sb) {
1315*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_dev, true, "Failed to allocate `struct ecore_sb_attn_info'\n");
1316*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
1317*14b24e2bSVaishali Kulkarni 	}
1318*14b24e2bSVaishali Kulkarni 
1319*14b24e2bSVaishali Kulkarni 	/* SB ring  */
1320*14b24e2bSVaishali Kulkarni 	p_virt = OSAL_DMA_ALLOC_COHERENT(p_dev, &p_phys,
1321*14b24e2bSVaishali Kulkarni 					 SB_ATTN_ALIGNED_SIZE(p_hwfn));
1322*14b24e2bSVaishali Kulkarni 	if (!p_virt) {
1323*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_dev, true, "Failed to allocate status block (attentions)\n");
1324*14b24e2bSVaishali Kulkarni 		OSAL_FREE(p_dev, p_sb);
1325*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
1326*14b24e2bSVaishali Kulkarni 	}
1327*14b24e2bSVaishali Kulkarni 
1328*14b24e2bSVaishali Kulkarni 	/* Attention setup */
1329*14b24e2bSVaishali Kulkarni 	p_hwfn->p_sb_attn = p_sb;
1330*14b24e2bSVaishali Kulkarni 	ecore_int_sb_attn_init(p_hwfn, p_ptt, p_virt, p_phys);
1331*14b24e2bSVaishali Kulkarni 
1332*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
1333*14b24e2bSVaishali Kulkarni }
1334*14b24e2bSVaishali Kulkarni 
1335*14b24e2bSVaishali Kulkarni /* coalescing timeout = timeset << (timer_res + 1) */
1336*14b24e2bSVaishali Kulkarni #define ECORE_CAU_DEF_RX_USECS 24
1337*14b24e2bSVaishali Kulkarni #define ECORE_CAU_DEF_TX_USECS 48
1338*14b24e2bSVaishali Kulkarni 
ecore_init_cau_sb_entry(struct ecore_hwfn * p_hwfn,struct cau_sb_entry * p_sb_entry,u8 pf_id,u16 vf_number,u8 vf_valid)1339*14b24e2bSVaishali Kulkarni void ecore_init_cau_sb_entry(struct ecore_hwfn *p_hwfn,
1340*14b24e2bSVaishali Kulkarni 			     struct cau_sb_entry *p_sb_entry,
1341*14b24e2bSVaishali Kulkarni 			     u8 pf_id, u16 vf_number, u8 vf_valid)
1342*14b24e2bSVaishali Kulkarni {
1343*14b24e2bSVaishali Kulkarni 	struct ecore_dev *p_dev = p_hwfn->p_dev;
1344*14b24e2bSVaishali Kulkarni 	u32 cau_state;
1345*14b24e2bSVaishali Kulkarni 	u8 timer_res;
1346*14b24e2bSVaishali Kulkarni 
1347*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(p_sb_entry, 0, sizeof(*p_sb_entry));
1348*14b24e2bSVaishali Kulkarni 
1349*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_PF_NUMBER, pf_id);
1350*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_VF_NUMBER, vf_number);
1351*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_VF_VALID, vf_valid);
1352*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_SB_TIMESET0, 0x7F);
1353*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_SB_TIMESET1, 0x7F);
1354*14b24e2bSVaishali Kulkarni 
1355*14b24e2bSVaishali Kulkarni 	cau_state = CAU_HC_DISABLE_STATE;
1356*14b24e2bSVaishali Kulkarni 
1357*14b24e2bSVaishali Kulkarni 	if (p_dev->int_coalescing_mode == ECORE_COAL_MODE_ENABLE) {
1358*14b24e2bSVaishali Kulkarni 		cau_state = CAU_HC_ENABLE_STATE;
1359*14b24e2bSVaishali Kulkarni 		if (!p_dev->rx_coalesce_usecs)
1360*14b24e2bSVaishali Kulkarni 			p_dev->rx_coalesce_usecs = ECORE_CAU_DEF_RX_USECS;
1361*14b24e2bSVaishali Kulkarni 		if (!p_dev->tx_coalesce_usecs)
1362*14b24e2bSVaishali Kulkarni 			p_dev->tx_coalesce_usecs = ECORE_CAU_DEF_TX_USECS;
1363*14b24e2bSVaishali Kulkarni 	}
1364*14b24e2bSVaishali Kulkarni 
1365*14b24e2bSVaishali Kulkarni 	/* Coalesce = (timeset << timer-res), timeset is 7bit wide */
1366*14b24e2bSVaishali Kulkarni 	if (p_dev->rx_coalesce_usecs <= 0x7F)
1367*14b24e2bSVaishali Kulkarni 		timer_res = 0;
1368*14b24e2bSVaishali Kulkarni 	else if (p_dev->rx_coalesce_usecs <= 0xFF)
1369*14b24e2bSVaishali Kulkarni 		timer_res = 1;
1370*14b24e2bSVaishali Kulkarni 	else
1371*14b24e2bSVaishali Kulkarni 		timer_res = 2;
1372*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
1373*14b24e2bSVaishali Kulkarni 
1374*14b24e2bSVaishali Kulkarni 	if (p_dev->tx_coalesce_usecs <= 0x7F)
1375*14b24e2bSVaishali Kulkarni 		timer_res = 0;
1376*14b24e2bSVaishali Kulkarni 	else if (p_dev->tx_coalesce_usecs <= 0xFF)
1377*14b24e2bSVaishali Kulkarni 		timer_res = 1;
1378*14b24e2bSVaishali Kulkarni 	else
1379*14b24e2bSVaishali Kulkarni 		timer_res = 2;
1380*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
1381*14b24e2bSVaishali Kulkarni 
1382*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->data, CAU_SB_ENTRY_STATE0, cau_state);
1383*14b24e2bSVaishali Kulkarni 	SET_FIELD(p_sb_entry->data, CAU_SB_ENTRY_STATE1, cau_state);
1384*14b24e2bSVaishali Kulkarni }
1385*14b24e2bSVaishali Kulkarni 
_ecore_int_cau_conf_pi(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 igu_sb_id,u32 pi_index,enum ecore_coalescing_fsm coalescing_fsm,u8 timeset)1386*14b24e2bSVaishali Kulkarni static void _ecore_int_cau_conf_pi(struct ecore_hwfn *p_hwfn,
1387*14b24e2bSVaishali Kulkarni 				   struct ecore_ptt *p_ptt,
1388*14b24e2bSVaishali Kulkarni 				   u16 igu_sb_id, u32 pi_index,
1389*14b24e2bSVaishali Kulkarni 				   enum ecore_coalescing_fsm coalescing_fsm,
1390*14b24e2bSVaishali Kulkarni 				   u8 timeset)
1391*14b24e2bSVaishali Kulkarni {
1392*14b24e2bSVaishali Kulkarni 	struct cau_pi_entry pi_entry;
1393*14b24e2bSVaishali Kulkarni 	u32 sb_offset, pi_offset;
1394*14b24e2bSVaishali Kulkarni 
1395*14b24e2bSVaishali Kulkarni 	if (IS_VF(p_hwfn->p_dev))
1396*14b24e2bSVaishali Kulkarni 		return;/* @@@TBD MichalK- VF CAU... */
1397*14b24e2bSVaishali Kulkarni 
1398*14b24e2bSVaishali Kulkarni 	sb_offset = igu_sb_id * PIS_PER_SB;
1399*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(&pi_entry, 0, sizeof(struct cau_pi_entry));
1400*14b24e2bSVaishali Kulkarni 
1401*14b24e2bSVaishali Kulkarni 	SET_FIELD(pi_entry.prod, CAU_PI_ENTRY_PI_TIMESET, timeset);
1402*14b24e2bSVaishali Kulkarni 	if (coalescing_fsm == ECORE_COAL_RX_STATE_MACHINE)
1403*14b24e2bSVaishali Kulkarni 		SET_FIELD(pi_entry.prod, CAU_PI_ENTRY_FSM_SEL, 0);
1404*14b24e2bSVaishali Kulkarni 	else
1405*14b24e2bSVaishali Kulkarni 		SET_FIELD(pi_entry.prod, CAU_PI_ENTRY_FSM_SEL, 1);
1406*14b24e2bSVaishali Kulkarni 
1407*14b24e2bSVaishali Kulkarni 	pi_offset = sb_offset + pi_index;
1408*14b24e2bSVaishali Kulkarni 	if (p_hwfn->hw_init_done) {
1409*14b24e2bSVaishali Kulkarni 		ecore_wr(p_hwfn, p_ptt,
1410*14b24e2bSVaishali Kulkarni 			 CAU_REG_PI_MEMORY + pi_offset * sizeof(u32),
1411*14b24e2bSVaishali Kulkarni 			 *((u32 *)&(pi_entry)));
1412*14b24e2bSVaishali Kulkarni 	} else {
1413*14b24e2bSVaishali Kulkarni 		STORE_RT_REG(p_hwfn,
1414*14b24e2bSVaishali Kulkarni 			     CAU_REG_PI_MEMORY_RT_OFFSET + pi_offset,
1415*14b24e2bSVaishali Kulkarni 			     *((u32 *)&(pi_entry)));
1416*14b24e2bSVaishali Kulkarni 	}
1417*14b24e2bSVaishali Kulkarni }
1418*14b24e2bSVaishali Kulkarni 
ecore_int_cau_conf_pi(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_sb_info * p_sb,u32 pi_index,enum ecore_coalescing_fsm coalescing_fsm,u8 timeset)1419*14b24e2bSVaishali Kulkarni void ecore_int_cau_conf_pi(struct ecore_hwfn *p_hwfn,
1420*14b24e2bSVaishali Kulkarni 			   struct ecore_ptt *p_ptt,
1421*14b24e2bSVaishali Kulkarni 			   struct ecore_sb_info *p_sb, u32 pi_index,
1422*14b24e2bSVaishali Kulkarni 			   enum ecore_coalescing_fsm coalescing_fsm,
1423*14b24e2bSVaishali Kulkarni 			   u8 timeset)
1424*14b24e2bSVaishali Kulkarni {
1425*14b24e2bSVaishali Kulkarni 	_ecore_int_cau_conf_pi(p_hwfn, p_ptt, p_sb->igu_sb_id,
1426*14b24e2bSVaishali Kulkarni 			       pi_index, coalescing_fsm, timeset);
1427*14b24e2bSVaishali Kulkarni }
1428*14b24e2bSVaishali Kulkarni 
ecore_int_cau_conf_sb(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,dma_addr_t sb_phys,u16 igu_sb_id,u16 vf_number,u8 vf_valid)1429*14b24e2bSVaishali Kulkarni void ecore_int_cau_conf_sb(struct ecore_hwfn *p_hwfn,
1430*14b24e2bSVaishali Kulkarni 			   struct ecore_ptt *p_ptt,
1431*14b24e2bSVaishali Kulkarni 			   dma_addr_t sb_phys, u16 igu_sb_id,
1432*14b24e2bSVaishali Kulkarni 			   u16 vf_number, u8 vf_valid)
1433*14b24e2bSVaishali Kulkarni {
1434*14b24e2bSVaishali Kulkarni 	struct cau_sb_entry sb_entry;
1435*14b24e2bSVaishali Kulkarni 
1436*14b24e2bSVaishali Kulkarni 	ecore_init_cau_sb_entry(p_hwfn, &sb_entry, p_hwfn->rel_pf_id,
1437*14b24e2bSVaishali Kulkarni 				vf_number, vf_valid);
1438*14b24e2bSVaishali Kulkarni 
1439*14b24e2bSVaishali Kulkarni 	if (p_hwfn->hw_init_done) {
1440*14b24e2bSVaishali Kulkarni 		/* Wide-bus, initialize via DMAE */
1441*14b24e2bSVaishali Kulkarni 		u64 phys_addr = (u64)sb_phys;
1442*14b24e2bSVaishali Kulkarni 
1443*14b24e2bSVaishali Kulkarni 		ecore_dmae_host2grc(p_hwfn, p_ptt, (u64)(osal_uintptr_t)&phys_addr,
1444*14b24e2bSVaishali Kulkarni 				    CAU_REG_SB_ADDR_MEMORY +
1445*14b24e2bSVaishali Kulkarni 				    igu_sb_id * sizeof(u64), 2, 0);
1446*14b24e2bSVaishali Kulkarni 		ecore_dmae_host2grc(p_hwfn, p_ptt, (u64)(osal_uintptr_t)&sb_entry,
1447*14b24e2bSVaishali Kulkarni 				    CAU_REG_SB_VAR_MEMORY +
1448*14b24e2bSVaishali Kulkarni 				    igu_sb_id * sizeof(u64), 2, 0);
1449*14b24e2bSVaishali Kulkarni 	} else {
1450*14b24e2bSVaishali Kulkarni 		/* Initialize Status Block Address */
1451*14b24e2bSVaishali Kulkarni 		STORE_RT_REG_AGG(p_hwfn,
1452*14b24e2bSVaishali Kulkarni 				 CAU_REG_SB_ADDR_MEMORY_RT_OFFSET+igu_sb_id*2,
1453*14b24e2bSVaishali Kulkarni 				 sb_phys);
1454*14b24e2bSVaishali Kulkarni 
1455*14b24e2bSVaishali Kulkarni 		STORE_RT_REG_AGG(p_hwfn,
1456*14b24e2bSVaishali Kulkarni 				 CAU_REG_SB_VAR_MEMORY_RT_OFFSET+igu_sb_id*2,
1457*14b24e2bSVaishali Kulkarni 				 sb_entry);
1458*14b24e2bSVaishali Kulkarni 	}
1459*14b24e2bSVaishali Kulkarni 
1460*14b24e2bSVaishali Kulkarni 	/* Configure pi coalescing if set */
1461*14b24e2bSVaishali Kulkarni 	if (p_hwfn->p_dev->int_coalescing_mode == ECORE_COAL_MODE_ENABLE) {
1462*14b24e2bSVaishali Kulkarni 		/* eth will open queues for all tcs, so configure all of them
1463*14b24e2bSVaishali Kulkarni 		 * properly, rather than just the active ones
1464*14b24e2bSVaishali Kulkarni 		 */
1465*14b24e2bSVaishali Kulkarni 		u8 num_tc = p_hwfn->hw_info.num_hw_tc;
1466*14b24e2bSVaishali Kulkarni 
1467*14b24e2bSVaishali Kulkarni 		u8 timeset, timer_res;
1468*14b24e2bSVaishali Kulkarni 		u8 i;
1469*14b24e2bSVaishali Kulkarni 
1470*14b24e2bSVaishali Kulkarni 		/* timeset = (coalesce >> timer-res), timeset is 7bit wide */
1471*14b24e2bSVaishali Kulkarni 		if (p_hwfn->p_dev->rx_coalesce_usecs <= 0x7F)
1472*14b24e2bSVaishali Kulkarni 			timer_res = 0;
1473*14b24e2bSVaishali Kulkarni 		else if (p_hwfn->p_dev->rx_coalesce_usecs <= 0xFF)
1474*14b24e2bSVaishali Kulkarni 			timer_res = 1;
1475*14b24e2bSVaishali Kulkarni 		else
1476*14b24e2bSVaishali Kulkarni 			timer_res = 2;
1477*14b24e2bSVaishali Kulkarni 		timeset = (u8)(p_hwfn->p_dev->rx_coalesce_usecs >> timer_res);
1478*14b24e2bSVaishali Kulkarni 		_ecore_int_cau_conf_pi(p_hwfn, p_ptt, igu_sb_id, RX_PI,
1479*14b24e2bSVaishali Kulkarni 				       ECORE_COAL_RX_STATE_MACHINE,
1480*14b24e2bSVaishali Kulkarni 				       timeset);
1481*14b24e2bSVaishali Kulkarni 
1482*14b24e2bSVaishali Kulkarni 		if (p_hwfn->p_dev->tx_coalesce_usecs <= 0x7F)
1483*14b24e2bSVaishali Kulkarni 			timer_res = 0;
1484*14b24e2bSVaishali Kulkarni 		else if (p_hwfn->p_dev->tx_coalesce_usecs <= 0xFF)
1485*14b24e2bSVaishali Kulkarni 			timer_res = 1;
1486*14b24e2bSVaishali Kulkarni 		else
1487*14b24e2bSVaishali Kulkarni 			timer_res = 2;
1488*14b24e2bSVaishali Kulkarni 		timeset = (u8)(p_hwfn->p_dev->tx_coalesce_usecs >> timer_res);
1489*14b24e2bSVaishali Kulkarni 		for (i = 0; i < num_tc; i++) {
1490*14b24e2bSVaishali Kulkarni 			_ecore_int_cau_conf_pi(p_hwfn, p_ptt,
1491*14b24e2bSVaishali Kulkarni 					       igu_sb_id, TX_PI(i),
1492*14b24e2bSVaishali Kulkarni 					       ECORE_COAL_TX_STATE_MACHINE,
1493*14b24e2bSVaishali Kulkarni 					       timeset);
1494*14b24e2bSVaishali Kulkarni 		}
1495*14b24e2bSVaishali Kulkarni 	}
1496*14b24e2bSVaishali Kulkarni }
1497*14b24e2bSVaishali Kulkarni 
ecore_int_sb_setup(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_sb_info * sb_info)1498*14b24e2bSVaishali Kulkarni void ecore_int_sb_setup(struct ecore_hwfn *p_hwfn,
1499*14b24e2bSVaishali Kulkarni 			       struct ecore_ptt *p_ptt,
1500*14b24e2bSVaishali Kulkarni 			       struct ecore_sb_info *sb_info)
1501*14b24e2bSVaishali Kulkarni {
1502*14b24e2bSVaishali Kulkarni 	/* zero status block and ack counter */
1503*14b24e2bSVaishali Kulkarni 	sb_info->sb_ack = 0;
1504*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1505*14b24e2bSVaishali Kulkarni 
1506*14b24e2bSVaishali Kulkarni 	if (IS_PF(p_hwfn->p_dev))
1507*14b24e2bSVaishali Kulkarni 		ecore_int_cau_conf_sb(p_hwfn, p_ptt, sb_info->sb_phys,
1508*14b24e2bSVaishali Kulkarni 				      sb_info->igu_sb_id, 0, 0);
1509*14b24e2bSVaishali Kulkarni }
1510*14b24e2bSVaishali Kulkarni 
1511*14b24e2bSVaishali Kulkarni struct ecore_igu_block *
ecore_get_igu_free_sb(struct ecore_hwfn * p_hwfn,bool b_is_pf)1512*14b24e2bSVaishali Kulkarni ecore_get_igu_free_sb(struct ecore_hwfn *p_hwfn, bool b_is_pf)
1513*14b24e2bSVaishali Kulkarni {
1514*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
1515*14b24e2bSVaishali Kulkarni 	u16 igu_id;
1516*14b24e2bSVaishali Kulkarni 
1517*14b24e2bSVaishali Kulkarni 	for (igu_id = 0; igu_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
1518*14b24e2bSVaishali Kulkarni 	     igu_id++) {
1519*14b24e2bSVaishali Kulkarni 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
1520*14b24e2bSVaishali Kulkarni 
1521*14b24e2bSVaishali Kulkarni 		if (!(p_block->status & ECORE_IGU_STATUS_VALID) ||
1522*14b24e2bSVaishali Kulkarni 		    !(p_block->status & ECORE_IGU_STATUS_FREE))
1523*14b24e2bSVaishali Kulkarni 			continue;
1524*14b24e2bSVaishali Kulkarni 
1525*14b24e2bSVaishali Kulkarni 		if (!!(p_block->status & ECORE_IGU_STATUS_PF) ==
1526*14b24e2bSVaishali Kulkarni 		    b_is_pf)
1527*14b24e2bSVaishali Kulkarni 			return p_block;
1528*14b24e2bSVaishali Kulkarni 	}
1529*14b24e2bSVaishali Kulkarni 
1530*14b24e2bSVaishali Kulkarni 	return OSAL_NULL;
1531*14b24e2bSVaishali Kulkarni }
1532*14b24e2bSVaishali Kulkarni 
ecore_get_pf_igu_sb_id(struct ecore_hwfn * p_hwfn,u16 vector_id)1533*14b24e2bSVaishali Kulkarni static u16 ecore_get_pf_igu_sb_id(struct ecore_hwfn *p_hwfn,
1534*14b24e2bSVaishali Kulkarni 				  u16 vector_id)
1535*14b24e2bSVaishali Kulkarni {
1536*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
1537*14b24e2bSVaishali Kulkarni 	u16 igu_id;
1538*14b24e2bSVaishali Kulkarni 
1539*14b24e2bSVaishali Kulkarni 	for (igu_id = 0; igu_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
1540*14b24e2bSVaishali Kulkarni 	     igu_id++) {
1541*14b24e2bSVaishali Kulkarni 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
1542*14b24e2bSVaishali Kulkarni 
1543*14b24e2bSVaishali Kulkarni 		if (!(p_block->status & ECORE_IGU_STATUS_VALID) ||
1544*14b24e2bSVaishali Kulkarni 		    !p_block->is_pf ||
1545*14b24e2bSVaishali Kulkarni 		    p_block->vector_number != vector_id)
1546*14b24e2bSVaishali Kulkarni 			continue;
1547*14b24e2bSVaishali Kulkarni 
1548*14b24e2bSVaishali Kulkarni 		return igu_id;
1549*14b24e2bSVaishali Kulkarni 	}
1550*14b24e2bSVaishali Kulkarni 
1551*14b24e2bSVaishali Kulkarni 	return ECORE_SB_INVALID_IDX;
1552*14b24e2bSVaishali Kulkarni }
1553*14b24e2bSVaishali Kulkarni 
ecore_get_igu_sb_id(struct ecore_hwfn * p_hwfn,u16 sb_id)1554*14b24e2bSVaishali Kulkarni u16 ecore_get_igu_sb_id(struct ecore_hwfn *p_hwfn, u16 sb_id)
1555*14b24e2bSVaishali Kulkarni {
1556*14b24e2bSVaishali Kulkarni 	u16 igu_sb_id;
1557*14b24e2bSVaishali Kulkarni 
1558*14b24e2bSVaishali Kulkarni 	/* Assuming continuous set of IGU SBs dedicated for given PF */
1559*14b24e2bSVaishali Kulkarni 	if (sb_id == ECORE_SP_SB_ID)
1560*14b24e2bSVaishali Kulkarni 		igu_sb_id = p_hwfn->hw_info.p_igu_info->igu_dsb_id;
1561*14b24e2bSVaishali Kulkarni 	else if (IS_PF(p_hwfn->p_dev))
1562*14b24e2bSVaishali Kulkarni 		igu_sb_id = ecore_get_pf_igu_sb_id(p_hwfn, sb_id + 1);
1563*14b24e2bSVaishali Kulkarni 	else
1564*14b24e2bSVaishali Kulkarni 		igu_sb_id = ecore_vf_get_igu_sb_id(p_hwfn, sb_id);
1565*14b24e2bSVaishali Kulkarni 
1566*14b24e2bSVaishali Kulkarni 	if (igu_sb_id == ECORE_SB_INVALID_IDX)
1567*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
1568*14b24e2bSVaishali Kulkarni 			  "Slowpath SB vector %04x doesn't exist\n",
1569*14b24e2bSVaishali Kulkarni 			  sb_id);
1570*14b24e2bSVaishali Kulkarni 	else if (sb_id == ECORE_SP_SB_ID)
1571*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
1572*14b24e2bSVaishali Kulkarni 			   "Slowpath SB index in IGU is 0x%04x\n", igu_sb_id);
1573*14b24e2bSVaishali Kulkarni 	else
1574*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
1575*14b24e2bSVaishali Kulkarni 			   "SB [%04x] <--> IGU SB [%04x]\n", sb_id, igu_sb_id);
1576*14b24e2bSVaishali Kulkarni 
1577*14b24e2bSVaishali Kulkarni 	return igu_sb_id;
1578*14b24e2bSVaishali Kulkarni }
1579*14b24e2bSVaishali Kulkarni 
ecore_int_sb_init(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_sb_info * sb_info,void * sb_virt_addr,dma_addr_t sb_phy_addr,u16 sb_id)1580*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_sb_init(struct ecore_hwfn *p_hwfn,
1581*14b24e2bSVaishali Kulkarni 				       struct ecore_ptt *p_ptt,
1582*14b24e2bSVaishali Kulkarni 				       struct ecore_sb_info *sb_info,
1583*14b24e2bSVaishali Kulkarni 				       void *sb_virt_addr,
1584*14b24e2bSVaishali Kulkarni 				       dma_addr_t sb_phy_addr,
1585*14b24e2bSVaishali Kulkarni 				       u16 sb_id)
1586*14b24e2bSVaishali Kulkarni {
1587*14b24e2bSVaishali Kulkarni 	sb_info->sb_virt = sb_virt_addr;
1588*14b24e2bSVaishali Kulkarni 	sb_info->sb_phys = sb_phy_addr;
1589*14b24e2bSVaishali Kulkarni 
1590*14b24e2bSVaishali Kulkarni 	sb_info->igu_sb_id = ecore_get_igu_sb_id(p_hwfn, sb_id);
1591*14b24e2bSVaishali Kulkarni 
1592*14b24e2bSVaishali Kulkarni 	if (sb_info->igu_sb_id == ECORE_SB_INVALID_IDX)
1593*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
1594*14b24e2bSVaishali Kulkarni 
1595*14b24e2bSVaishali Kulkarni 	/* Let the igu info reference the client's SB info */
1596*14b24e2bSVaishali Kulkarni 	if (sb_id != ECORE_SP_SB_ID) {
1597*14b24e2bSVaishali Kulkarni 		if (IS_PF(p_hwfn->p_dev)) {
1598*14b24e2bSVaishali Kulkarni 			struct ecore_igu_info *p_info;
1599*14b24e2bSVaishali Kulkarni 			struct ecore_igu_block *p_block;
1600*14b24e2bSVaishali Kulkarni 
1601*14b24e2bSVaishali Kulkarni 			p_info = p_hwfn->hw_info.p_igu_info;
1602*14b24e2bSVaishali Kulkarni 			p_block = &p_info->entry[sb_info->igu_sb_id];
1603*14b24e2bSVaishali Kulkarni 
1604*14b24e2bSVaishali Kulkarni 			p_block->sb_info = sb_info;
1605*14b24e2bSVaishali Kulkarni 			p_block->status &= ~ECORE_IGU_STATUS_FREE;
1606*14b24e2bSVaishali Kulkarni 			p_info->usage.free_cnt--;
1607*14b24e2bSVaishali Kulkarni 		} else {
1608*14b24e2bSVaishali Kulkarni 			ecore_vf_set_sb_info(p_hwfn, sb_id, sb_info);
1609*14b24e2bSVaishali Kulkarni 		}
1610*14b24e2bSVaishali Kulkarni 	}
1611*14b24e2bSVaishali Kulkarni 
1612*14b24e2bSVaishali Kulkarni #ifdef ECORE_CONFIG_DIRECT_HWFN
1613*14b24e2bSVaishali Kulkarni 	sb_info->p_hwfn = p_hwfn;
1614*14b24e2bSVaishali Kulkarni #endif
1615*14b24e2bSVaishali Kulkarni 	sb_info->p_dev = p_hwfn->p_dev;
1616*14b24e2bSVaishali Kulkarni 
1617*14b24e2bSVaishali Kulkarni 	/* The igu address will hold the absolute address that needs to be
1618*14b24e2bSVaishali Kulkarni 	 * written to for a specific status block
1619*14b24e2bSVaishali Kulkarni 	 */
1620*14b24e2bSVaishali Kulkarni 	if (IS_PF(p_hwfn->p_dev)) {
1621*14b24e2bSVaishali Kulkarni 		sb_info->igu_addr = (u8 OSAL_IOMEM*)p_hwfn->regview +
1622*14b24e2bSVaishali Kulkarni 				    GTT_BAR0_MAP_REG_IGU_CMD +
1623*14b24e2bSVaishali Kulkarni 				    (sb_info->igu_sb_id << 3);
1624*14b24e2bSVaishali Kulkarni 
1625*14b24e2bSVaishali Kulkarni 	} else {
1626*14b24e2bSVaishali Kulkarni 		sb_info->igu_addr =
1627*14b24e2bSVaishali Kulkarni 			(u8 OSAL_IOMEM*)p_hwfn->regview +
1628*14b24e2bSVaishali Kulkarni 			PXP_VF_BAR0_START_IGU +
1629*14b24e2bSVaishali Kulkarni 			((IGU_CMD_INT_ACK_BASE + sb_info->igu_sb_id) << 3);
1630*14b24e2bSVaishali Kulkarni 	}
1631*14b24e2bSVaishali Kulkarni 
1632*14b24e2bSVaishali Kulkarni 	sb_info->flags |= ECORE_SB_INFO_INIT;
1633*14b24e2bSVaishali Kulkarni 
1634*14b24e2bSVaishali Kulkarni 	ecore_int_sb_setup(p_hwfn, p_ptt, sb_info);
1635*14b24e2bSVaishali Kulkarni 
1636*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
1637*14b24e2bSVaishali Kulkarni }
1638*14b24e2bSVaishali Kulkarni 
ecore_int_sb_release(struct ecore_hwfn * p_hwfn,struct ecore_sb_info * sb_info,u16 sb_id)1639*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_sb_release(struct ecore_hwfn *p_hwfn,
1640*14b24e2bSVaishali Kulkarni 					  struct ecore_sb_info *sb_info,
1641*14b24e2bSVaishali Kulkarni 					  u16 sb_id)
1642*14b24e2bSVaishali Kulkarni {
1643*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_info;
1644*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
1645*14b24e2bSVaishali Kulkarni 
1646*14b24e2bSVaishali Kulkarni 	if (sb_info == OSAL_NULL)
1647*14b24e2bSVaishali Kulkarni 		return ECORE_SUCCESS;
1648*14b24e2bSVaishali Kulkarni 
1649*14b24e2bSVaishali Kulkarni 	/* zero status block and ack counter */
1650*14b24e2bSVaishali Kulkarni 	sb_info->sb_ack = 0;
1651*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1652*14b24e2bSVaishali Kulkarni 
1653*14b24e2bSVaishali Kulkarni 	if (IS_VF(p_hwfn->p_dev)) {
1654*14b24e2bSVaishali Kulkarni 		ecore_vf_set_sb_info(p_hwfn, sb_id, OSAL_NULL);
1655*14b24e2bSVaishali Kulkarni 		return ECORE_SUCCESS;
1656*14b24e2bSVaishali Kulkarni 	}
1657*14b24e2bSVaishali Kulkarni 
1658*14b24e2bSVaishali Kulkarni 	p_info = p_hwfn->hw_info.p_igu_info;
1659*14b24e2bSVaishali Kulkarni 	p_block = &p_info->entry[sb_info->igu_sb_id];
1660*14b24e2bSVaishali Kulkarni 
1661*14b24e2bSVaishali Kulkarni 	/* Vector 0 is reserved to Default SB */
1662*14b24e2bSVaishali Kulkarni 	if (p_block->vector_number == 0) {
1663*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn, "Do Not free sp sb using this function");
1664*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
1665*14b24e2bSVaishali Kulkarni 	}
1666*14b24e2bSVaishali Kulkarni 
1667*14b24e2bSVaishali Kulkarni 	/* Lose reference to client's SB info, and fix counters */
1668*14b24e2bSVaishali Kulkarni 	p_block->sb_info = OSAL_NULL;
1669*14b24e2bSVaishali Kulkarni 	p_block->status |= ECORE_IGU_STATUS_FREE;
1670*14b24e2bSVaishali Kulkarni 	p_info->usage.free_cnt++;
1671*14b24e2bSVaishali Kulkarni 
1672*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
1673*14b24e2bSVaishali Kulkarni }
1674*14b24e2bSVaishali Kulkarni 
ecore_int_sp_sb_free(struct ecore_hwfn * p_hwfn)1675*14b24e2bSVaishali Kulkarni static void ecore_int_sp_sb_free(struct ecore_hwfn *p_hwfn)
1676*14b24e2bSVaishali Kulkarni {
1677*14b24e2bSVaishali Kulkarni 	struct ecore_sb_sp_info *p_sb = p_hwfn->p_sp_sb;
1678*14b24e2bSVaishali Kulkarni 
1679*14b24e2bSVaishali Kulkarni 	if (!p_sb)
1680*14b24e2bSVaishali Kulkarni 		return;
1681*14b24e2bSVaishali Kulkarni 
1682*14b24e2bSVaishali Kulkarni 	if (p_sb->sb_info.sb_virt) {
1683*14b24e2bSVaishali Kulkarni 		OSAL_DMA_FREE_COHERENT(p_hwfn->p_dev,
1684*14b24e2bSVaishali Kulkarni 				       p_sb->sb_info.sb_virt,
1685*14b24e2bSVaishali Kulkarni 				       p_sb->sb_info.sb_phys,
1686*14b24e2bSVaishali Kulkarni 				       SB_ALIGNED_SIZE(p_hwfn));
1687*14b24e2bSVaishali Kulkarni 	}
1688*14b24e2bSVaishali Kulkarni 
1689*14b24e2bSVaishali Kulkarni 	OSAL_FREE(p_hwfn->p_dev, p_sb);
1690*14b24e2bSVaishali Kulkarni 	p_hwfn->p_sp_sb = OSAL_NULL;
1691*14b24e2bSVaishali Kulkarni }
1692*14b24e2bSVaishali Kulkarni 
ecore_int_sp_sb_alloc(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)1693*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_sp_sb_alloc(struct ecore_hwfn *p_hwfn,
1694*14b24e2bSVaishali Kulkarni 						  struct ecore_ptt *p_ptt)
1695*14b24e2bSVaishali Kulkarni {
1696*14b24e2bSVaishali Kulkarni 	struct ecore_sb_sp_info *p_sb;
1697*14b24e2bSVaishali Kulkarni 	dma_addr_t p_phys = 0;
1698*14b24e2bSVaishali Kulkarni 	void *p_virt;
1699*14b24e2bSVaishali Kulkarni 
1700*14b24e2bSVaishali Kulkarni 	/* SB struct */
1701*14b24e2bSVaishali Kulkarni 	p_sb = OSAL_ALLOC(p_hwfn->p_dev, GFP_KERNEL, sizeof(*p_sb));
1702*14b24e2bSVaishali Kulkarni 	if (!p_sb) {
1703*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true, "Failed to allocate `struct ecore_sb_info'\n");
1704*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
1705*14b24e2bSVaishali Kulkarni 	}
1706*14b24e2bSVaishali Kulkarni 
1707*14b24e2bSVaishali Kulkarni 	/* SB ring  */
1708*14b24e2bSVaishali Kulkarni 	p_virt = OSAL_DMA_ALLOC_COHERENT(p_hwfn->p_dev,
1709*14b24e2bSVaishali Kulkarni 					 &p_phys,
1710*14b24e2bSVaishali Kulkarni 					 SB_ALIGNED_SIZE(p_hwfn));
1711*14b24e2bSVaishali Kulkarni 	if (!p_virt) {
1712*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true, "Failed to allocate status block\n");
1713*14b24e2bSVaishali Kulkarni 		OSAL_FREE(p_hwfn->p_dev, p_sb);
1714*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
1715*14b24e2bSVaishali Kulkarni 	}
1716*14b24e2bSVaishali Kulkarni 
1717*14b24e2bSVaishali Kulkarni 
1718*14b24e2bSVaishali Kulkarni 	/* Status Block setup */
1719*14b24e2bSVaishali Kulkarni 	p_hwfn->p_sp_sb = p_sb;
1720*14b24e2bSVaishali Kulkarni 	ecore_int_sb_init(p_hwfn, p_ptt, &p_sb->sb_info,
1721*14b24e2bSVaishali Kulkarni 			  p_virt, p_phys, ECORE_SP_SB_ID);
1722*14b24e2bSVaishali Kulkarni 
1723*14b24e2bSVaishali Kulkarni 	OSAL_MEMSET(p_sb->pi_info_arr, 0, sizeof(p_sb->pi_info_arr));
1724*14b24e2bSVaishali Kulkarni 
1725*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
1726*14b24e2bSVaishali Kulkarni }
1727*14b24e2bSVaishali Kulkarni 
ecore_int_register_cb(struct ecore_hwfn * p_hwfn,ecore_int_comp_cb_t comp_cb,void * cookie,u8 * sb_idx,__le16 ** p_fw_cons)1728*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_register_cb(struct ecore_hwfn *p_hwfn,
1729*14b24e2bSVaishali Kulkarni 					   ecore_int_comp_cb_t comp_cb,
1730*14b24e2bSVaishali Kulkarni 					   void *cookie,
1731*14b24e2bSVaishali Kulkarni 					   u8 *sb_idx,
1732*14b24e2bSVaishali Kulkarni 					   __le16 **p_fw_cons)
1733*14b24e2bSVaishali Kulkarni {
1734*14b24e2bSVaishali Kulkarni 	struct ecore_sb_sp_info *p_sp_sb  = p_hwfn->p_sp_sb;
1735*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_NOMEM;
1736*14b24e2bSVaishali Kulkarni 	u8 pi;
1737*14b24e2bSVaishali Kulkarni 
1738*14b24e2bSVaishali Kulkarni 	/* Look for a free index */
1739*14b24e2bSVaishali Kulkarni 	for (pi = 0; pi < OSAL_ARRAY_SIZE(p_sp_sb->pi_info_arr); pi++) {
1740*14b24e2bSVaishali Kulkarni 		if (p_sp_sb->pi_info_arr[pi].comp_cb != OSAL_NULL)
1741*14b24e2bSVaishali Kulkarni 			continue;
1742*14b24e2bSVaishali Kulkarni 
1743*14b24e2bSVaishali Kulkarni 		p_sp_sb->pi_info_arr[pi].comp_cb = comp_cb;
1744*14b24e2bSVaishali Kulkarni 		p_sp_sb->pi_info_arr[pi].cookie = cookie;
1745*14b24e2bSVaishali Kulkarni 		*sb_idx = pi;
1746*14b24e2bSVaishali Kulkarni 		*p_fw_cons = &p_sp_sb->sb_info.sb_virt->pi_array[pi];
1747*14b24e2bSVaishali Kulkarni 		rc = ECORE_SUCCESS;
1748*14b24e2bSVaishali Kulkarni 		break;
1749*14b24e2bSVaishali Kulkarni 	}
1750*14b24e2bSVaishali Kulkarni 
1751*14b24e2bSVaishali Kulkarni 	return rc;
1752*14b24e2bSVaishali Kulkarni }
1753*14b24e2bSVaishali Kulkarni 
ecore_int_unregister_cb(struct ecore_hwfn * p_hwfn,u8 pi)1754*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_unregister_cb(struct ecore_hwfn *p_hwfn,
1755*14b24e2bSVaishali Kulkarni 					     u8 pi)
1756*14b24e2bSVaishali Kulkarni {
1757*14b24e2bSVaishali Kulkarni 	struct ecore_sb_sp_info *p_sp_sb = p_hwfn->p_sp_sb;
1758*14b24e2bSVaishali Kulkarni 
1759*14b24e2bSVaishali Kulkarni 	if (p_sp_sb->pi_info_arr[pi].comp_cb == OSAL_NULL)
1760*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
1761*14b24e2bSVaishali Kulkarni 
1762*14b24e2bSVaishali Kulkarni 	p_sp_sb->pi_info_arr[pi].comp_cb = OSAL_NULL;
1763*14b24e2bSVaishali Kulkarni 	p_sp_sb->pi_info_arr[pi].cookie = OSAL_NULL;
1764*14b24e2bSVaishali Kulkarni 
1765*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
1766*14b24e2bSVaishali Kulkarni }
1767*14b24e2bSVaishali Kulkarni 
ecore_int_get_sp_sb_id(struct ecore_hwfn * p_hwfn)1768*14b24e2bSVaishali Kulkarni u16 ecore_int_get_sp_sb_id(struct ecore_hwfn *p_hwfn)
1769*14b24e2bSVaishali Kulkarni {
1770*14b24e2bSVaishali Kulkarni 	return p_hwfn->p_sp_sb->sb_info.igu_sb_id;
1771*14b24e2bSVaishali Kulkarni }
1772*14b24e2bSVaishali Kulkarni 
ecore_int_igu_enable_int(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,enum ecore_int_mode int_mode)1773*14b24e2bSVaishali Kulkarni void ecore_int_igu_enable_int(struct ecore_hwfn *p_hwfn,
1774*14b24e2bSVaishali Kulkarni 			      struct ecore_ptt	*p_ptt,
1775*14b24e2bSVaishali Kulkarni 			      enum ecore_int_mode int_mode)
1776*14b24e2bSVaishali Kulkarni {
1777*14b24e2bSVaishali Kulkarni 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN | IGU_PF_CONF_ATTN_BIT_EN;
1778*14b24e2bSVaishali Kulkarni 
1779*14b24e2bSVaishali Kulkarni #ifndef ASIC_ONLY
1780*14b24e2bSVaishali Kulkarni 	if (CHIP_REV_IS_FPGA(p_hwfn->p_dev)) {
1781*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "FPGA - don't enable ATTN generation in IGU\n");
1782*14b24e2bSVaishali Kulkarni 		igu_pf_conf &= ~IGU_PF_CONF_ATTN_BIT_EN;
1783*14b24e2bSVaishali Kulkarni 	}
1784*14b24e2bSVaishali Kulkarni #endif
1785*14b24e2bSVaishali Kulkarni 
1786*14b24e2bSVaishali Kulkarni 	p_hwfn->p_dev->int_mode = int_mode;
1787*14b24e2bSVaishali Kulkarni 	switch (p_hwfn->p_dev->int_mode) {
1788*14b24e2bSVaishali Kulkarni 	case ECORE_INT_MODE_INTA:
1789*14b24e2bSVaishali Kulkarni 		igu_pf_conf |= IGU_PF_CONF_INT_LINE_EN;
1790*14b24e2bSVaishali Kulkarni 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1791*14b24e2bSVaishali Kulkarni 		break;
1792*14b24e2bSVaishali Kulkarni 
1793*14b24e2bSVaishali Kulkarni 	case ECORE_INT_MODE_MSI:
1794*14b24e2bSVaishali Kulkarni 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1795*14b24e2bSVaishali Kulkarni 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1796*14b24e2bSVaishali Kulkarni 		break;
1797*14b24e2bSVaishali Kulkarni 
1798*14b24e2bSVaishali Kulkarni 	case ECORE_INT_MODE_MSIX:
1799*14b24e2bSVaishali Kulkarni 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1800*14b24e2bSVaishali Kulkarni 		break;
1801*14b24e2bSVaishali Kulkarni 	case ECORE_INT_MODE_POLL:
1802*14b24e2bSVaishali Kulkarni 		break;
1803*14b24e2bSVaishali Kulkarni 	}
1804*14b24e2bSVaishali Kulkarni 
1805*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, igu_pf_conf);
1806*14b24e2bSVaishali Kulkarni }
1807*14b24e2bSVaishali Kulkarni 
ecore_int_igu_enable_attn(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)1808*14b24e2bSVaishali Kulkarni static void ecore_int_igu_enable_attn(struct ecore_hwfn *p_hwfn,
1809*14b24e2bSVaishali Kulkarni 				      struct ecore_ptt *p_ptt)
1810*14b24e2bSVaishali Kulkarni {
1811*14b24e2bSVaishali Kulkarni #ifndef ASIC_ONLY
1812*14b24e2bSVaishali Kulkarni 	if (CHIP_REV_IS_FPGA(p_hwfn->p_dev)) {
1813*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "FPGA - Don't enable Attentions in IGU and MISC\n");
1814*14b24e2bSVaishali Kulkarni 		return;
1815*14b24e2bSVaishali Kulkarni 	}
1816*14b24e2bSVaishali Kulkarni #endif
1817*14b24e2bSVaishali Kulkarni 
1818*14b24e2bSVaishali Kulkarni 	/* Configure AEU signal change to produce attentions */
1819*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0);
1820*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0xfff);
1821*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0xfff);
1822*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0xfff);
1823*14b24e2bSVaishali Kulkarni 
1824*14b24e2bSVaishali Kulkarni 	/* Flush the writes to IGU */
1825*14b24e2bSVaishali Kulkarni 	OSAL_MMIOWB(p_hwfn->p_dev);
1826*14b24e2bSVaishali Kulkarni 
1827*14b24e2bSVaishali Kulkarni 	/* Unmask AEU signals toward IGU */
1828*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, MISC_REG_AEU_MASK_ATTN_IGU, 0xff);
1829*14b24e2bSVaishali Kulkarni }
1830*14b24e2bSVaishali Kulkarni 
1831*14b24e2bSVaishali Kulkarni enum _ecore_status_t
ecore_int_igu_enable(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,enum ecore_int_mode int_mode)1832*14b24e2bSVaishali Kulkarni ecore_int_igu_enable(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
1833*14b24e2bSVaishali Kulkarni 			  enum ecore_int_mode int_mode)
1834*14b24e2bSVaishali Kulkarni {
1835*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_SUCCESS;
1836*14b24e2bSVaishali Kulkarni 	u32 tmp;
1837*14b24e2bSVaishali Kulkarni 
1838*14b24e2bSVaishali Kulkarni 	/* @@@tmp - Starting with MFW 8.2.1.0 we've started hitting AVS stop
1839*14b24e2bSVaishali Kulkarni 	 * attentions. Since we're waiting for BRCM answer regarding this
1840*14b24e2bSVaishali Kulkarni 	 * attention, in the meanwhile we simply mask it.
1841*14b24e2bSVaishali Kulkarni 	 */
1842*14b24e2bSVaishali Kulkarni 	tmp = ecore_rd(p_hwfn, p_ptt, MISC_REG_AEU_ENABLE4_IGU_OUT_0);
1843*14b24e2bSVaishali Kulkarni 	tmp &= ~0x800;
1844*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, MISC_REG_AEU_ENABLE4_IGU_OUT_0, tmp);
1845*14b24e2bSVaishali Kulkarni 
1846*14b24e2bSVaishali Kulkarni 	ecore_int_igu_enable_attn(p_hwfn, p_ptt);
1847*14b24e2bSVaishali Kulkarni 
1848*14b24e2bSVaishali Kulkarni 	if ((int_mode != ECORE_INT_MODE_INTA) || IS_LEAD_HWFN(p_hwfn)) {
1849*14b24e2bSVaishali Kulkarni 		rc = OSAL_SLOWPATH_IRQ_REQ(p_hwfn);
1850*14b24e2bSVaishali Kulkarni 		if (rc != ECORE_SUCCESS) {
1851*14b24e2bSVaishali Kulkarni 			DP_NOTICE(p_hwfn, true, "Slowpath IRQ request failed\n");
1852*14b24e2bSVaishali Kulkarni 			return ECORE_NORESOURCES;
1853*14b24e2bSVaishali Kulkarni 		}
1854*14b24e2bSVaishali Kulkarni 		p_hwfn->b_int_requested = true;
1855*14b24e2bSVaishali Kulkarni 	}
1856*14b24e2bSVaishali Kulkarni 
1857*14b24e2bSVaishali Kulkarni 	/* Enable interrupt Generation */
1858*14b24e2bSVaishali Kulkarni 	ecore_int_igu_enable_int(p_hwfn, p_ptt, int_mode);
1859*14b24e2bSVaishali Kulkarni 
1860*14b24e2bSVaishali Kulkarni 	p_hwfn->b_int_enabled = 1;
1861*14b24e2bSVaishali Kulkarni 
1862*14b24e2bSVaishali Kulkarni 	return rc;
1863*14b24e2bSVaishali Kulkarni }
1864*14b24e2bSVaishali Kulkarni 
ecore_int_igu_disable_int(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)1865*14b24e2bSVaishali Kulkarni void ecore_int_igu_disable_int(struct ecore_hwfn	*p_hwfn,
1866*14b24e2bSVaishali Kulkarni 			       struct ecore_ptt		*p_ptt)
1867*14b24e2bSVaishali Kulkarni {
1868*14b24e2bSVaishali Kulkarni 	p_hwfn->b_int_enabled = 0;
1869*14b24e2bSVaishali Kulkarni 
1870*14b24e2bSVaishali Kulkarni 	if (IS_VF(p_hwfn->p_dev))
1871*14b24e2bSVaishali Kulkarni 		return;
1872*14b24e2bSVaishali Kulkarni 
1873*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, 0);
1874*14b24e2bSVaishali Kulkarni }
1875*14b24e2bSVaishali Kulkarni 
1876*14b24e2bSVaishali Kulkarni #define IGU_CLEANUP_SLEEP_LENGTH		(1000)
ecore_int_igu_cleanup_sb(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 igu_sb_id,bool cleanup_set,u16 opaque_fid)1877*14b24e2bSVaishali Kulkarni static void ecore_int_igu_cleanup_sb(struct ecore_hwfn *p_hwfn,
1878*14b24e2bSVaishali Kulkarni 				     struct ecore_ptt *p_ptt,
1879*14b24e2bSVaishali Kulkarni 				     u16 igu_sb_id,
1880*14b24e2bSVaishali Kulkarni 				     bool cleanup_set,
1881*14b24e2bSVaishali Kulkarni 				     u16 opaque_fid)
1882*14b24e2bSVaishali Kulkarni {
1883*14b24e2bSVaishali Kulkarni 	u32 cmd_ctrl = 0, val = 0, sb_bit = 0, sb_bit_addr = 0, data = 0;
1884*14b24e2bSVaishali Kulkarni 	u32 pxp_addr = IGU_CMD_INT_ACK_BASE + igu_sb_id;
1885*14b24e2bSVaishali Kulkarni 	u32 sleep_cnt = IGU_CLEANUP_SLEEP_LENGTH;
1886*14b24e2bSVaishali Kulkarni 	u8  type = 0; /* FIXME MichalS type??? */
1887*14b24e2bSVaishali Kulkarni 
1888*14b24e2bSVaishali Kulkarni 	OSAL_BUILD_BUG_ON((IGU_REG_CLEANUP_STATUS_4 -
1889*14b24e2bSVaishali Kulkarni 			   IGU_REG_CLEANUP_STATUS_0) != 0x200);
1890*14b24e2bSVaishali Kulkarni 
1891*14b24e2bSVaishali Kulkarni 	/* USE Control Command Register to perform cleanup. There is an
1892*14b24e2bSVaishali Kulkarni 	 * option to do this using IGU bar, but then it can't be used for VFs.
1893*14b24e2bSVaishali Kulkarni 	 */
1894*14b24e2bSVaishali Kulkarni 
1895*14b24e2bSVaishali Kulkarni 	/* Set the data field */
1896*14b24e2bSVaishali Kulkarni 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_SET, cleanup_set ? 1 : 0);
1897*14b24e2bSVaishali Kulkarni 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_TYPE, type);
1898*14b24e2bSVaishali Kulkarni 	SET_FIELD(data, IGU_CLEANUP_COMMAND_TYPE, IGU_COMMAND_TYPE_SET);
1899*14b24e2bSVaishali Kulkarni 
1900*14b24e2bSVaishali Kulkarni 	/* Set the control register */
1901*14b24e2bSVaishali Kulkarni 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_PXP_ADDR, pxp_addr);
1902*14b24e2bSVaishali Kulkarni 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_FID, opaque_fid);
1903*14b24e2bSVaishali Kulkarni 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_TYPE, IGU_CTRL_CMD_TYPE_WR);
1904*14b24e2bSVaishali Kulkarni 
1905*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_32LSB_DATA, data);
1906*14b24e2bSVaishali Kulkarni 
1907*14b24e2bSVaishali Kulkarni 	OSAL_BARRIER(p_hwfn->p_dev);
1908*14b24e2bSVaishali Kulkarni 
1909*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_CTRL, cmd_ctrl);
1910*14b24e2bSVaishali Kulkarni 
1911*14b24e2bSVaishali Kulkarni 	/* Flush the write to IGU */
1912*14b24e2bSVaishali Kulkarni 	OSAL_MMIOWB(p_hwfn->p_dev);
1913*14b24e2bSVaishali Kulkarni 
1914*14b24e2bSVaishali Kulkarni 	/* calculate where to read the status bit from */
1915*14b24e2bSVaishali Kulkarni 	sb_bit = 1 << (igu_sb_id % 32);
1916*14b24e2bSVaishali Kulkarni 	sb_bit_addr = igu_sb_id / 32 * sizeof(u32);
1917*14b24e2bSVaishali Kulkarni 
1918*14b24e2bSVaishali Kulkarni 	sb_bit_addr += IGU_REG_CLEANUP_STATUS_0 + (0x80 * type);
1919*14b24e2bSVaishali Kulkarni 
1920*14b24e2bSVaishali Kulkarni 	/* Now wait for the command to complete */
1921*14b24e2bSVaishali Kulkarni 	while (--sleep_cnt) {
1922*14b24e2bSVaishali Kulkarni 		val = ecore_rd(p_hwfn, p_ptt, sb_bit_addr);
1923*14b24e2bSVaishali Kulkarni 		if ((val & sb_bit) == (cleanup_set ? sb_bit : 0))
1924*14b24e2bSVaishali Kulkarni 			break;
1925*14b24e2bSVaishali Kulkarni 		OSAL_MSLEEP(5);
1926*14b24e2bSVaishali Kulkarni 	}
1927*14b24e2bSVaishali Kulkarni 
1928*14b24e2bSVaishali Kulkarni 	if (!sleep_cnt)
1929*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
1930*14b24e2bSVaishali Kulkarni 			  "Timeout waiting for clear status 0x%08x [for sb %d]\n",
1931*14b24e2bSVaishali Kulkarni 			  val, igu_sb_id);
1932*14b24e2bSVaishali Kulkarni }
1933*14b24e2bSVaishali Kulkarni 
ecore_int_igu_init_pure_rt_single(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 igu_sb_id,u16 opaque,bool b_set)1934*14b24e2bSVaishali Kulkarni void ecore_int_igu_init_pure_rt_single(struct ecore_hwfn *p_hwfn,
1935*14b24e2bSVaishali Kulkarni 				       struct ecore_ptt *p_ptt,
1936*14b24e2bSVaishali Kulkarni 				       u16 igu_sb_id, u16 opaque, bool b_set)
1937*14b24e2bSVaishali Kulkarni {
1938*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
1939*14b24e2bSVaishali Kulkarni 	int pi, i;
1940*14b24e2bSVaishali Kulkarni 
1941*14b24e2bSVaishali Kulkarni 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
1942*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
1943*14b24e2bSVaishali Kulkarni 		   "Cleaning SB [%04x]: func_id= %d is_pf = %d vector_num = 0x%0x\n",
1944*14b24e2bSVaishali Kulkarni 		   igu_sb_id, p_block->function_id, p_block->is_pf,
1945*14b24e2bSVaishali Kulkarni 		   p_block->vector_number);
1946*14b24e2bSVaishali Kulkarni 
1947*14b24e2bSVaishali Kulkarni 	/* Set */
1948*14b24e2bSVaishali Kulkarni 	if (b_set)
1949*14b24e2bSVaishali Kulkarni 		ecore_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 1, opaque);
1950*14b24e2bSVaishali Kulkarni 
1951*14b24e2bSVaishali Kulkarni 	/* Clear */
1952*14b24e2bSVaishali Kulkarni 	ecore_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 0, opaque);
1953*14b24e2bSVaishali Kulkarni 
1954*14b24e2bSVaishali Kulkarni 	/* Wait for the IGU SB to cleanup */
1955*14b24e2bSVaishali Kulkarni 	for (i = 0; i < IGU_CLEANUP_SLEEP_LENGTH; i++) {
1956*14b24e2bSVaishali Kulkarni 		u32 val;
1957*14b24e2bSVaishali Kulkarni 
1958*14b24e2bSVaishali Kulkarni 		val = ecore_rd(p_hwfn, p_ptt,
1959*14b24e2bSVaishali Kulkarni 			       IGU_REG_WRITE_DONE_PENDING +
1960*14b24e2bSVaishali Kulkarni 			       ((igu_sb_id / 32) * 4));
1961*14b24e2bSVaishali Kulkarni 		if (val & (1 << (igu_sb_id % 32)))
1962*14b24e2bSVaishali Kulkarni 			OSAL_UDELAY(10);
1963*14b24e2bSVaishali Kulkarni 		else
1964*14b24e2bSVaishali Kulkarni 			break;
1965*14b24e2bSVaishali Kulkarni 	}
1966*14b24e2bSVaishali Kulkarni 	if (i == IGU_CLEANUP_SLEEP_LENGTH)
1967*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
1968*14b24e2bSVaishali Kulkarni 			  "Failed SB[0x%08x] still appearing in WRITE_DONE_PENDING\n",
1969*14b24e2bSVaishali Kulkarni 			  igu_sb_id);
1970*14b24e2bSVaishali Kulkarni 
1971*14b24e2bSVaishali Kulkarni 	/* Clear the CAU for the SB */
1972*14b24e2bSVaishali Kulkarni 	for (pi = 0; pi < 12; pi++)
1973*14b24e2bSVaishali Kulkarni 		ecore_wr(p_hwfn, p_ptt,
1974*14b24e2bSVaishali Kulkarni 			 CAU_REG_PI_MEMORY + (igu_sb_id * 12 + pi) * 4, 0);
1975*14b24e2bSVaishali Kulkarni }
1976*14b24e2bSVaishali Kulkarni 
ecore_int_igu_init_pure_rt(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,bool b_set,bool b_slowpath)1977*14b24e2bSVaishali Kulkarni void ecore_int_igu_init_pure_rt(struct ecore_hwfn *p_hwfn,
1978*14b24e2bSVaishali Kulkarni 				 struct ecore_ptt *p_ptt,
1979*14b24e2bSVaishali Kulkarni 				 bool b_set,
1980*14b24e2bSVaishali Kulkarni 				 bool b_slowpath)
1981*14b24e2bSVaishali Kulkarni {
1982*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
1983*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
1984*14b24e2bSVaishali Kulkarni 	u16 igu_sb_id = 0;
1985*14b24e2bSVaishali Kulkarni 	u32 val = 0;
1986*14b24e2bSVaishali Kulkarni 
1987*14b24e2bSVaishali Kulkarni 	/* @@@TBD MichalK temporary... should be moved to init-tool... */
1988*14b24e2bSVaishali Kulkarni 	val = ecore_rd(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION);
1989*14b24e2bSVaishali Kulkarni 	val |= IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN;
1990*14b24e2bSVaishali Kulkarni 	val &= ~IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN;
1991*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION, val);
1992*14b24e2bSVaishali Kulkarni 	/* end temporary */
1993*14b24e2bSVaishali Kulkarni 
1994*14b24e2bSVaishali Kulkarni 	for (igu_sb_id = 0;
1995*14b24e2bSVaishali Kulkarni 	     igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
1996*14b24e2bSVaishali Kulkarni 	     igu_sb_id++) {
1997*14b24e2bSVaishali Kulkarni 		p_block = &p_info->entry[igu_sb_id];
1998*14b24e2bSVaishali Kulkarni 
1999*14b24e2bSVaishali Kulkarni 		if (!(p_block->status & ECORE_IGU_STATUS_VALID) ||
2000*14b24e2bSVaishali Kulkarni 		    !p_block->is_pf ||
2001*14b24e2bSVaishali Kulkarni 		    (p_block->status & ECORE_IGU_STATUS_DSB))
2002*14b24e2bSVaishali Kulkarni 			continue;
2003*14b24e2bSVaishali Kulkarni 
2004*14b24e2bSVaishali Kulkarni 		ecore_int_igu_init_pure_rt_single(p_hwfn, p_ptt, igu_sb_id,
2005*14b24e2bSVaishali Kulkarni 						  p_hwfn->hw_info.opaque_fid,
2006*14b24e2bSVaishali Kulkarni 						  b_set);
2007*14b24e2bSVaishali Kulkarni 	}
2008*14b24e2bSVaishali Kulkarni 
2009*14b24e2bSVaishali Kulkarni 	if (b_slowpath)
2010*14b24e2bSVaishali Kulkarni 		ecore_int_igu_init_pure_rt_single(p_hwfn, p_ptt,
2011*14b24e2bSVaishali Kulkarni 						  p_info->igu_dsb_id,
2012*14b24e2bSVaishali Kulkarni 						  p_hwfn->hw_info.opaque_fid,
2013*14b24e2bSVaishali Kulkarni 						  b_set);
2014*14b24e2bSVaishali Kulkarni }
2015*14b24e2bSVaishali Kulkarni 
ecore_int_igu_reset_cam(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2016*14b24e2bSVaishali Kulkarni int ecore_int_igu_reset_cam(struct ecore_hwfn *p_hwfn,
2017*14b24e2bSVaishali Kulkarni 			    struct ecore_ptt *p_ptt)
2018*14b24e2bSVaishali Kulkarni {
2019*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
2020*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
2021*14b24e2bSVaishali Kulkarni 	int pf_sbs, vf_sbs;
2022*14b24e2bSVaishali Kulkarni 	u16 igu_sb_id;
2023*14b24e2bSVaishali Kulkarni 	u32 val, rval;
2024*14b24e2bSVaishali Kulkarni 
2025*14b24e2bSVaishali Kulkarni 	if (!RESC_NUM(p_hwfn, ECORE_SB)) {
2026*14b24e2bSVaishali Kulkarni 		/* We're using an old MFW - have to prevent any switching
2027*14b24e2bSVaishali Kulkarni 		 * of SBs between PF and VFs as later driver wouldn't be
2028*14b24e2bSVaishali Kulkarni 		 * able to tell which belongs to which.
2029*14b24e2bSVaishali Kulkarni 		 */
2030*14b24e2bSVaishali Kulkarni 		p_info->b_allow_pf_vf_change = false;
2031*14b24e2bSVaishali Kulkarni 	} else {
2032*14b24e2bSVaishali Kulkarni 		/* Use the numbers the MFW have provided -
2033*14b24e2bSVaishali Kulkarni 		 * don't forget MFW accounts for the default SB as well.
2034*14b24e2bSVaishali Kulkarni 		 */
2035*14b24e2bSVaishali Kulkarni 		p_info->b_allow_pf_vf_change = true;
2036*14b24e2bSVaishali Kulkarni 
2037*14b24e2bSVaishali Kulkarni 		if (p_info->usage.cnt != RESC_NUM(p_hwfn, ECORE_SB) - 1) {
2038*14b24e2bSVaishali Kulkarni 			DP_INFO(p_hwfn,
2039*14b24e2bSVaishali Kulkarni 				"MFW notifies of 0x%04x PF SBs; IGU indicates of only 0x%04x\n",
2040*14b24e2bSVaishali Kulkarni 				RESC_NUM(p_hwfn, ECORE_SB) - 1,
2041*14b24e2bSVaishali Kulkarni 				p_info->usage.cnt);
2042*14b24e2bSVaishali Kulkarni 			p_info->usage.cnt = RESC_NUM(p_hwfn, ECORE_SB) - 1;
2043*14b24e2bSVaishali Kulkarni 		}
2044*14b24e2bSVaishali Kulkarni 
2045*14b24e2bSVaishali Kulkarni 		/* TODO - how do we learn about VF SBs from MFW? */
2046*14b24e2bSVaishali Kulkarni 		if (IS_PF_SRIOV(p_hwfn)) {
2047*14b24e2bSVaishali Kulkarni 			u16 vfs = p_hwfn->p_dev->p_iov_info->total_vfs;
2048*14b24e2bSVaishali Kulkarni 
2049*14b24e2bSVaishali Kulkarni 			if (vfs != p_info->usage.iov_cnt)
2050*14b24e2bSVaishali Kulkarni 				DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
2051*14b24e2bSVaishali Kulkarni 					   "0x%04x VF SBs in IGU CAM != PCI configuration 0x%04x\n",
2052*14b24e2bSVaishali Kulkarni 					   p_info->usage.iov_cnt, vfs);
2053*14b24e2bSVaishali Kulkarni 
2054*14b24e2bSVaishali Kulkarni 			/* At this point we know how many SBs we have totally
2055*14b24e2bSVaishali Kulkarni 			 * in IGU + number of PF SBs. So we can validate that
2056*14b24e2bSVaishali Kulkarni 			 * we'd have sufficient for VF.
2057*14b24e2bSVaishali Kulkarni 			 */
2058*14b24e2bSVaishali Kulkarni 			if (vfs > p_info->usage.free_cnt +
2059*14b24e2bSVaishali Kulkarni 				  p_info->usage.free_cnt_iov -
2060*14b24e2bSVaishali Kulkarni 				  p_info->usage.cnt) {
2061*14b24e2bSVaishali Kulkarni 				DP_NOTICE(p_hwfn, true,
2062*14b24e2bSVaishali Kulkarni 					  "Not enough SBs for VFs - 0x%04x SBs, from which %04x PFs and %04x are required\n",
2063*14b24e2bSVaishali Kulkarni 					  p_info->usage.free_cnt +
2064*14b24e2bSVaishali Kulkarni 					  p_info->usage.free_cnt_iov,
2065*14b24e2bSVaishali Kulkarni 					  p_info->usage.cnt, vfs);
2066*14b24e2bSVaishali Kulkarni 				return ECORE_INVAL;
2067*14b24e2bSVaishali Kulkarni 			}
2068*14b24e2bSVaishali Kulkarni 
2069*14b24e2bSVaishali Kulkarni 			/* Currently cap the number of VFs SBs by the
2070*14b24e2bSVaishali Kulkarni 			 * number of VFs.
2071*14b24e2bSVaishali Kulkarni 			 */
2072*14b24e2bSVaishali Kulkarni 			p_info->usage.iov_cnt = vfs;
2073*14b24e2bSVaishali Kulkarni 		}
2074*14b24e2bSVaishali Kulkarni 	}
2075*14b24e2bSVaishali Kulkarni 
2076*14b24e2bSVaishali Kulkarni 	/* Mark all SBs as free, now in the right PF/VFs division */
2077*14b24e2bSVaishali Kulkarni 	p_info->usage.free_cnt = p_info->usage.cnt;
2078*14b24e2bSVaishali Kulkarni 	p_info->usage.free_cnt_iov = p_info->usage.iov_cnt;
2079*14b24e2bSVaishali Kulkarni 	p_info->usage.orig = p_info->usage.cnt;
2080*14b24e2bSVaishali Kulkarni 	p_info->usage.iov_orig = p_info->usage.iov_cnt;
2081*14b24e2bSVaishali Kulkarni 
2082*14b24e2bSVaishali Kulkarni 	/* We now proceed to re-configure the IGU cam to reflect the initial
2083*14b24e2bSVaishali Kulkarni 	 * configuration. We can start with the Default SB.
2084*14b24e2bSVaishali Kulkarni 	 */
2085*14b24e2bSVaishali Kulkarni 	pf_sbs = p_info->usage.cnt;
2086*14b24e2bSVaishali Kulkarni 	vf_sbs = p_info->usage.iov_cnt;
2087*14b24e2bSVaishali Kulkarni 
2088*14b24e2bSVaishali Kulkarni 	for (igu_sb_id = p_info->igu_dsb_id;
2089*14b24e2bSVaishali Kulkarni 	     igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
2090*14b24e2bSVaishali Kulkarni 	     igu_sb_id++) {
2091*14b24e2bSVaishali Kulkarni 		p_block = &p_info->entry[igu_sb_id];
2092*14b24e2bSVaishali Kulkarni 		val = 0;
2093*14b24e2bSVaishali Kulkarni 
2094*14b24e2bSVaishali Kulkarni 		if (!(p_block->status & ECORE_IGU_STATUS_VALID))
2095*14b24e2bSVaishali Kulkarni 			continue;
2096*14b24e2bSVaishali Kulkarni 
2097*14b24e2bSVaishali Kulkarni 		if (p_block->status & ECORE_IGU_STATUS_DSB) {
2098*14b24e2bSVaishali Kulkarni 			p_block->function_id = p_hwfn->rel_pf_id;
2099*14b24e2bSVaishali Kulkarni 			p_block->is_pf = 1;
2100*14b24e2bSVaishali Kulkarni 			p_block->vector_number = 0;
2101*14b24e2bSVaishali Kulkarni 			p_block->status = ECORE_IGU_STATUS_VALID |
2102*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_PF |
2103*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_DSB;
2104*14b24e2bSVaishali Kulkarni 		} else if (pf_sbs) {
2105*14b24e2bSVaishali Kulkarni 			pf_sbs--;
2106*14b24e2bSVaishali Kulkarni 			p_block->function_id = p_hwfn->rel_pf_id;
2107*14b24e2bSVaishali Kulkarni 			p_block->is_pf = 1;
2108*14b24e2bSVaishali Kulkarni 			p_block->vector_number = p_info->usage.cnt - pf_sbs;
2109*14b24e2bSVaishali Kulkarni 			p_block->status = ECORE_IGU_STATUS_VALID |
2110*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_PF |
2111*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_FREE;
2112*14b24e2bSVaishali Kulkarni 		} else if (vf_sbs) {
2113*14b24e2bSVaishali Kulkarni 			p_block->function_id =
2114*14b24e2bSVaishali Kulkarni 				p_hwfn->p_dev->p_iov_info->first_vf_in_pf +
2115*14b24e2bSVaishali Kulkarni 				p_info->usage.iov_cnt - vf_sbs;
2116*14b24e2bSVaishali Kulkarni 			p_block->is_pf = 0;
2117*14b24e2bSVaishali Kulkarni 			p_block->vector_number = 0;
2118*14b24e2bSVaishali Kulkarni 			p_block->status = ECORE_IGU_STATUS_VALID |
2119*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_FREE;
2120*14b24e2bSVaishali Kulkarni 			vf_sbs--;
2121*14b24e2bSVaishali Kulkarni 		} else {
2122*14b24e2bSVaishali Kulkarni 			p_block->function_id = 0;
2123*14b24e2bSVaishali Kulkarni 			p_block->is_pf = 0;
2124*14b24e2bSVaishali Kulkarni 			p_block->vector_number = 0;
2125*14b24e2bSVaishali Kulkarni 		}
2126*14b24e2bSVaishali Kulkarni 
2127*14b24e2bSVaishali Kulkarni 		SET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER,
2128*14b24e2bSVaishali Kulkarni 			  p_block->function_id);
2129*14b24e2bSVaishali Kulkarni 		SET_FIELD(val, IGU_MAPPING_LINE_PF_VALID, p_block->is_pf);
2130*14b24e2bSVaishali Kulkarni 		SET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER,
2131*14b24e2bSVaishali Kulkarni 			  p_block->vector_number);
2132*14b24e2bSVaishali Kulkarni 
2133*14b24e2bSVaishali Kulkarni 		/* VF entries would be enabled when VF is initializaed */
2134*14b24e2bSVaishali Kulkarni 		SET_FIELD(val, IGU_MAPPING_LINE_VALID, p_block->is_pf);
2135*14b24e2bSVaishali Kulkarni 
2136*14b24e2bSVaishali Kulkarni 		rval = ecore_rd(p_hwfn, p_ptt,
2137*14b24e2bSVaishali Kulkarni 				IGU_REG_MAPPING_MEMORY +
2138*14b24e2bSVaishali Kulkarni 				sizeof(u32) * igu_sb_id);
2139*14b24e2bSVaishali Kulkarni 
2140*14b24e2bSVaishali Kulkarni 		if (rval != val) {
2141*14b24e2bSVaishali Kulkarni 			ecore_wr(p_hwfn, p_ptt,
2142*14b24e2bSVaishali Kulkarni 				 IGU_REG_MAPPING_MEMORY +
2143*14b24e2bSVaishali Kulkarni 				 sizeof(u32) * igu_sb_id,
2144*14b24e2bSVaishali Kulkarni 				 val);
2145*14b24e2bSVaishali Kulkarni 
2146*14b24e2bSVaishali Kulkarni 			DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
2147*14b24e2bSVaishali Kulkarni 				   "IGU reset: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x [%08x -> %08x]\n",
2148*14b24e2bSVaishali Kulkarni 				   igu_sb_id, p_block->function_id,
2149*14b24e2bSVaishali Kulkarni 				   p_block->is_pf, p_block->vector_number,
2150*14b24e2bSVaishali Kulkarni 				   rval, val);
2151*14b24e2bSVaishali Kulkarni 		}
2152*14b24e2bSVaishali Kulkarni 	}
2153*14b24e2bSVaishali Kulkarni 
2154*14b24e2bSVaishali Kulkarni 	return 0;
2155*14b24e2bSVaishali Kulkarni }
2156*14b24e2bSVaishali Kulkarni 
ecore_int_igu_reset_cam_default(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2157*14b24e2bSVaishali Kulkarni int ecore_int_igu_reset_cam_default(struct ecore_hwfn *p_hwfn,
2158*14b24e2bSVaishali Kulkarni 				    struct ecore_ptt *p_ptt)
2159*14b24e2bSVaishali Kulkarni {
2160*14b24e2bSVaishali Kulkarni 	struct ecore_sb_cnt_info *p_cnt = &p_hwfn->hw_info.p_igu_info->usage;
2161*14b24e2bSVaishali Kulkarni 
2162*14b24e2bSVaishali Kulkarni 	/* Return all the usage indications to default prior to the reset;
2163*14b24e2bSVaishali Kulkarni 	 * The reset expects the !orig to reflect the initial status of the
2164*14b24e2bSVaishali Kulkarni 	 * SBs, and would re-calculate the originals based on those.
2165*14b24e2bSVaishali Kulkarni 	 */
2166*14b24e2bSVaishali Kulkarni 	p_cnt->cnt = p_cnt->orig;
2167*14b24e2bSVaishali Kulkarni 	p_cnt->free_cnt = p_cnt->orig;
2168*14b24e2bSVaishali Kulkarni 	p_cnt->iov_cnt = p_cnt->iov_orig;
2169*14b24e2bSVaishali Kulkarni 	p_cnt->free_cnt_iov = p_cnt->iov_orig;
2170*14b24e2bSVaishali Kulkarni 	p_cnt->orig = 0;
2171*14b24e2bSVaishali Kulkarni 	p_cnt->iov_orig = 0;
2172*14b24e2bSVaishali Kulkarni 
2173*14b24e2bSVaishali Kulkarni 	/* TODO - we probably need to re-configure the CAU as well... */
2174*14b24e2bSVaishali Kulkarni 	return ecore_int_igu_reset_cam(p_hwfn, p_ptt);
2175*14b24e2bSVaishali Kulkarni }
2176*14b24e2bSVaishali Kulkarni 
ecore_int_igu_read_cam_block(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 igu_sb_id)2177*14b24e2bSVaishali Kulkarni static void ecore_int_igu_read_cam_block(struct ecore_hwfn *p_hwfn,
2178*14b24e2bSVaishali Kulkarni 					 struct ecore_ptt *p_ptt,
2179*14b24e2bSVaishali Kulkarni 					 u16 igu_sb_id)
2180*14b24e2bSVaishali Kulkarni {
2181*14b24e2bSVaishali Kulkarni 	u32 val = ecore_rd(p_hwfn, p_ptt,
2182*14b24e2bSVaishali Kulkarni 			   IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id);
2183*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
2184*14b24e2bSVaishali Kulkarni 
2185*14b24e2bSVaishali Kulkarni 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
2186*14b24e2bSVaishali Kulkarni 
2187*14b24e2bSVaishali Kulkarni 	/* Fill the block information */
2188*14b24e2bSVaishali Kulkarni 	p_block->function_id = GET_FIELD(val,
2189*14b24e2bSVaishali Kulkarni 					 IGU_MAPPING_LINE_FUNCTION_NUMBER);
2190*14b24e2bSVaishali Kulkarni 	p_block->is_pf = GET_FIELD(val, IGU_MAPPING_LINE_PF_VALID);
2191*14b24e2bSVaishali Kulkarni 	p_block->vector_number = GET_FIELD(val,
2192*14b24e2bSVaishali Kulkarni 					   IGU_MAPPING_LINE_VECTOR_NUMBER);
2193*14b24e2bSVaishali Kulkarni 	p_block->igu_sb_id = igu_sb_id;
2194*14b24e2bSVaishali Kulkarni }
2195*14b24e2bSVaishali Kulkarni 
ecore_int_igu_read_cam(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2196*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_igu_read_cam(struct ecore_hwfn *p_hwfn,
2197*14b24e2bSVaishali Kulkarni 					    struct ecore_ptt *p_ptt)
2198*14b24e2bSVaishali Kulkarni {
2199*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_igu_info;
2200*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block;
2201*14b24e2bSVaishali Kulkarni 	u32 min_vf = 0, max_vf = 0;
2202*14b24e2bSVaishali Kulkarni 	u16 igu_sb_id;
2203*14b24e2bSVaishali Kulkarni 
2204*14b24e2bSVaishali Kulkarni 	p_hwfn->hw_info.p_igu_info = OSAL_ZALLOC(p_hwfn->p_dev,
2205*14b24e2bSVaishali Kulkarni 						 GFP_KERNEL,
2206*14b24e2bSVaishali Kulkarni 						 sizeof(*p_igu_info));
2207*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->hw_info.p_igu_info)
2208*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
2209*14b24e2bSVaishali Kulkarni 	p_igu_info = p_hwfn->hw_info.p_igu_info;
2210*14b24e2bSVaishali Kulkarni 
2211*14b24e2bSVaishali Kulkarni 	/* Distinguish between existent and onn-existent default SB */
2212*14b24e2bSVaishali Kulkarni 	p_igu_info->igu_dsb_id = ECORE_SB_INVALID_IDX;
2213*14b24e2bSVaishali Kulkarni 
2214*14b24e2bSVaishali Kulkarni 	/* Find the range of VF ids whose SB belong to this PF */
2215*14b24e2bSVaishali Kulkarni 	if (p_hwfn->p_dev->p_iov_info) {
2216*14b24e2bSVaishali Kulkarni 		struct ecore_hw_sriov_info *p_iov = p_hwfn->p_dev->p_iov_info;
2217*14b24e2bSVaishali Kulkarni 
2218*14b24e2bSVaishali Kulkarni 		min_vf = p_iov->first_vf_in_pf;
2219*14b24e2bSVaishali Kulkarni 		max_vf = p_iov->first_vf_in_pf + p_iov->total_vfs;
2220*14b24e2bSVaishali Kulkarni 	}
2221*14b24e2bSVaishali Kulkarni 
2222*14b24e2bSVaishali Kulkarni 	for (igu_sb_id = 0;
2223*14b24e2bSVaishali Kulkarni 	     igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
2224*14b24e2bSVaishali Kulkarni 	     igu_sb_id++) {
2225*14b24e2bSVaishali Kulkarni 		/* Read current entry; Notice it might not belong to this PF */
2226*14b24e2bSVaishali Kulkarni 		ecore_int_igu_read_cam_block(p_hwfn, p_ptt, igu_sb_id);
2227*14b24e2bSVaishali Kulkarni 		p_block = &p_igu_info->entry[igu_sb_id];
2228*14b24e2bSVaishali Kulkarni 
2229*14b24e2bSVaishali Kulkarni 		if ((p_block->is_pf) &&
2230*14b24e2bSVaishali Kulkarni 		    (p_block->function_id == p_hwfn->rel_pf_id)) {
2231*14b24e2bSVaishali Kulkarni 			p_block->status = ECORE_IGU_STATUS_PF |
2232*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_VALID |
2233*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_FREE;
2234*14b24e2bSVaishali Kulkarni 
2235*14b24e2bSVaishali Kulkarni 			if (p_igu_info->igu_dsb_id != ECORE_SB_INVALID_IDX)
2236*14b24e2bSVaishali Kulkarni 				p_igu_info->usage.cnt++;
2237*14b24e2bSVaishali Kulkarni 		} else if (!(p_block->is_pf) &&
2238*14b24e2bSVaishali Kulkarni 			   (p_block->function_id >= min_vf) &&
2239*14b24e2bSVaishali Kulkarni 			   (p_block->function_id < max_vf)) {
2240*14b24e2bSVaishali Kulkarni 			/* Available for VFs of this PF */
2241*14b24e2bSVaishali Kulkarni 			p_block->status = ECORE_IGU_STATUS_VALID |
2242*14b24e2bSVaishali Kulkarni 					  ECORE_IGU_STATUS_FREE;
2243*14b24e2bSVaishali Kulkarni 
2244*14b24e2bSVaishali Kulkarni 			if (p_igu_info->igu_dsb_id != ECORE_SB_INVALID_IDX)
2245*14b24e2bSVaishali Kulkarni 				p_igu_info->usage.iov_cnt++;
2246*14b24e2bSVaishali Kulkarni 		}
2247*14b24e2bSVaishali Kulkarni 
2248*14b24e2bSVaishali Kulkarni 		/* Mark the First entry belonging to the PF or its VFs
2249*14b24e2bSVaishali Kulkarni 		 * as the default SB [we'll reset IGU prior to first usage].
2250*14b24e2bSVaishali Kulkarni 		 */
2251*14b24e2bSVaishali Kulkarni 		if ((p_block->status & ECORE_IGU_STATUS_VALID) &&
2252*14b24e2bSVaishali Kulkarni 		    (p_igu_info->igu_dsb_id == ECORE_SB_INVALID_IDX)) {
2253*14b24e2bSVaishali Kulkarni 			p_igu_info->igu_dsb_id = igu_sb_id;
2254*14b24e2bSVaishali Kulkarni 			p_block->status |= ECORE_IGU_STATUS_DSB;
2255*14b24e2bSVaishali Kulkarni 		}
2256*14b24e2bSVaishali Kulkarni 
2257*14b24e2bSVaishali Kulkarni 		/* While this isn't suitable for all clients, limit number
2258*14b24e2bSVaishali Kulkarni 		 * of prints by having each PF print only its entries with the
2259*14b24e2bSVaishali Kulkarni 		 * exception of PF0 which would print everything.
2260*14b24e2bSVaishali Kulkarni 		 */
2261*14b24e2bSVaishali Kulkarni 		if ((p_block->status & ECORE_IGU_STATUS_VALID) ||
2262*14b24e2bSVaishali Kulkarni 		    (p_hwfn->abs_pf_id == 0))
2263*14b24e2bSVaishali Kulkarni 			DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
2264*14b24e2bSVaishali Kulkarni 				   "IGU_BLOCK: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x\n",
2265*14b24e2bSVaishali Kulkarni 				   igu_sb_id, p_block->function_id,
2266*14b24e2bSVaishali Kulkarni 				   p_block->is_pf, p_block->vector_number);
2267*14b24e2bSVaishali Kulkarni 	}
2268*14b24e2bSVaishali Kulkarni 
2269*14b24e2bSVaishali Kulkarni 	if (p_igu_info->igu_dsb_id == ECORE_SB_INVALID_IDX) {
2270*14b24e2bSVaishali Kulkarni 		DP_NOTICE(p_hwfn, true,
2271*14b24e2bSVaishali Kulkarni 			  "IGU CAM returned invalid values igu_dsb_id=0x%x\n",
2272*14b24e2bSVaishali Kulkarni 			  p_igu_info->igu_dsb_id);
2273*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2274*14b24e2bSVaishali Kulkarni 	}
2275*14b24e2bSVaishali Kulkarni 
2276*14b24e2bSVaishali Kulkarni 	/* All non default SB are considered free at this point */
2277*14b24e2bSVaishali Kulkarni 	p_igu_info->usage.free_cnt = p_igu_info->usage.cnt;
2278*14b24e2bSVaishali Kulkarni 	p_igu_info->usage.free_cnt_iov = p_igu_info->usage.iov_cnt;
2279*14b24e2bSVaishali Kulkarni 
2280*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
2281*14b24e2bSVaishali Kulkarni 		   "igu_dsb_id=0x%x, num Free SBs - PF: %04x VF: %04x [might change after resource allocation]\n",
2282*14b24e2bSVaishali Kulkarni 		   p_igu_info->igu_dsb_id, p_igu_info->usage.cnt,
2283*14b24e2bSVaishali Kulkarni 		   p_igu_info->usage.iov_cnt);
2284*14b24e2bSVaishali Kulkarni 
2285*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
2286*14b24e2bSVaishali Kulkarni }
2287*14b24e2bSVaishali Kulkarni 
2288*14b24e2bSVaishali Kulkarni enum _ecore_status_t
ecore_int_igu_relocate_sb(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u16 sb_id,bool b_to_vf)2289*14b24e2bSVaishali Kulkarni ecore_int_igu_relocate_sb(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
2290*14b24e2bSVaishali Kulkarni 			  u16 sb_id, bool b_to_vf)
2291*14b24e2bSVaishali Kulkarni {
2292*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
2293*14b24e2bSVaishali Kulkarni 	struct ecore_igu_block *p_block = OSAL_NULL;
2294*14b24e2bSVaishali Kulkarni 	u16 igu_sb_id = 0, vf_num = 0;
2295*14b24e2bSVaishali Kulkarni 	u32 val = 0;
2296*14b24e2bSVaishali Kulkarni 
2297*14b24e2bSVaishali Kulkarni 	if (IS_VF(p_hwfn->p_dev) || !IS_PF_SRIOV(p_hwfn))
2298*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2299*14b24e2bSVaishali Kulkarni 
2300*14b24e2bSVaishali Kulkarni 	if (sb_id == ECORE_SP_SB_ID)
2301*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2302*14b24e2bSVaishali Kulkarni 
2303*14b24e2bSVaishali Kulkarni 	if (!p_info->b_allow_pf_vf_change) {
2304*14b24e2bSVaishali Kulkarni 		DP_INFO(p_hwfn, "Can't relocate SBs as MFW is too old.\n");
2305*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2306*14b24e2bSVaishali Kulkarni 	}
2307*14b24e2bSVaishali Kulkarni 
2308*14b24e2bSVaishali Kulkarni 	/* If we're moving a SB from PF to VF, the client had to specify
2309*14b24e2bSVaishali Kulkarni 	 * which vector it wants to move.
2310*14b24e2bSVaishali Kulkarni 	 */
2311*14b24e2bSVaishali Kulkarni 	if (b_to_vf) {
2312*14b24e2bSVaishali Kulkarni 		igu_sb_id = ecore_get_pf_igu_sb_id(p_hwfn, sb_id + 1);
2313*14b24e2bSVaishali Kulkarni 		if (igu_sb_id == ECORE_SB_INVALID_IDX)
2314*14b24e2bSVaishali Kulkarni 			return ECORE_INVAL;
2315*14b24e2bSVaishali Kulkarni 	}
2316*14b24e2bSVaishali Kulkarni 
2317*14b24e2bSVaishali Kulkarni 	/* If we're moving a SB from VF to PF, need to validate there isn't
2318*14b24e2bSVaishali Kulkarni 	 * already a line configured for that vector.
2319*14b24e2bSVaishali Kulkarni 	 */
2320*14b24e2bSVaishali Kulkarni 	if (!b_to_vf) {
2321*14b24e2bSVaishali Kulkarni 		if (ecore_get_pf_igu_sb_id(p_hwfn, sb_id + 1) !=
2322*14b24e2bSVaishali Kulkarni 		    ECORE_SB_INVALID_IDX)
2323*14b24e2bSVaishali Kulkarni 			return ECORE_INVAL;
2324*14b24e2bSVaishali Kulkarni 	}
2325*14b24e2bSVaishali Kulkarni 
2326*14b24e2bSVaishali Kulkarni 	/* We need to validate that the SB can actually be relocated.
2327*14b24e2bSVaishali Kulkarni 	 * This would also handle the previous case where we've explicitly
2328*14b24e2bSVaishali Kulkarni 	 * stated which IGU SB needs to move.
2329*14b24e2bSVaishali Kulkarni 	 */
2330*14b24e2bSVaishali Kulkarni 	for (; igu_sb_id < ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev);
2331*14b24e2bSVaishali Kulkarni 	     igu_sb_id++) {
2332*14b24e2bSVaishali Kulkarni 		p_block = &p_info->entry[igu_sb_id];
2333*14b24e2bSVaishali Kulkarni 
2334*14b24e2bSVaishali Kulkarni 		if (!(p_block->status & ECORE_IGU_STATUS_VALID) ||
2335*14b24e2bSVaishali Kulkarni 		    !(p_block->status & ECORE_IGU_STATUS_FREE) ||
2336*14b24e2bSVaishali Kulkarni 		    (!!(p_block->status & ECORE_IGU_STATUS_PF) != b_to_vf)) {
2337*14b24e2bSVaishali Kulkarni 			if (b_to_vf)
2338*14b24e2bSVaishali Kulkarni 				return ECORE_INVAL;
2339*14b24e2bSVaishali Kulkarni 			else
2340*14b24e2bSVaishali Kulkarni 				continue;
2341*14b24e2bSVaishali Kulkarni 		}
2342*14b24e2bSVaishali Kulkarni 
2343*14b24e2bSVaishali Kulkarni 		break;
2344*14b24e2bSVaishali Kulkarni 	}
2345*14b24e2bSVaishali Kulkarni 
2346*14b24e2bSVaishali Kulkarni 	if (igu_sb_id == ECORE_MAPPING_MEMORY_SIZE(p_hwfn->p_dev)) {
2347*14b24e2bSVaishali Kulkarni 		DP_VERBOSE(p_hwfn, (ECORE_MSG_INTR | ECORE_MSG_IOV),
2348*14b24e2bSVaishali Kulkarni 			   "Failed to find a free SB to move\n");
2349*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2350*14b24e2bSVaishali Kulkarni 	}
2351*14b24e2bSVaishali Kulkarni 
2352*14b24e2bSVaishali Kulkarni 	/* At this point, p_block points to the SB we want to relocate */
2353*14b24e2bSVaishali Kulkarni 	if (b_to_vf) {
2354*14b24e2bSVaishali Kulkarni 		p_block->status &= ~ECORE_IGU_STATUS_PF;
2355*14b24e2bSVaishali Kulkarni 
2356*14b24e2bSVaishali Kulkarni 		/* It doesn't matter which VF number we choose, since we're
2357*14b24e2bSVaishali Kulkarni 		 * going to disable the line; But let's keep it in range.
2358*14b24e2bSVaishali Kulkarni 		 */
2359*14b24e2bSVaishali Kulkarni 		vf_num = (u16)p_hwfn->p_dev->p_iov_info->first_vf_in_pf;
2360*14b24e2bSVaishali Kulkarni 
2361*14b24e2bSVaishali Kulkarni 		p_block->function_id = (u8)vf_num;
2362*14b24e2bSVaishali Kulkarni 		p_block->is_pf = 0;
2363*14b24e2bSVaishali Kulkarni 		p_block->vector_number = 0;
2364*14b24e2bSVaishali Kulkarni 
2365*14b24e2bSVaishali Kulkarni 		p_info->usage.cnt--;
2366*14b24e2bSVaishali Kulkarni 		p_info->usage.free_cnt--;
2367*14b24e2bSVaishali Kulkarni 		p_info->usage.iov_cnt++;
2368*14b24e2bSVaishali Kulkarni 		p_info->usage.free_cnt_iov++;
2369*14b24e2bSVaishali Kulkarni 
2370*14b24e2bSVaishali Kulkarni 		/* TODO - if SBs aren't really the limiting factor,
2371*14b24e2bSVaishali Kulkarni 		 * then it might not be accurate [in the since that
2372*14b24e2bSVaishali Kulkarni 		 * we might not need decrement the feature].
2373*14b24e2bSVaishali Kulkarni 		 */
2374*14b24e2bSVaishali Kulkarni 		p_hwfn->hw_info.feat_num[ECORE_PF_L2_QUE]--;
2375*14b24e2bSVaishali Kulkarni 		p_hwfn->hw_info.feat_num[ECORE_VF_L2_QUE]++;
2376*14b24e2bSVaishali Kulkarni 	} else {
2377*14b24e2bSVaishali Kulkarni 		p_block->status |= ECORE_IGU_STATUS_PF;
2378*14b24e2bSVaishali Kulkarni 		p_block->function_id = p_hwfn->rel_pf_id;
2379*14b24e2bSVaishali Kulkarni 		p_block->is_pf = 1;
2380*14b24e2bSVaishali Kulkarni 		p_block->vector_number = sb_id + 1;
2381*14b24e2bSVaishali Kulkarni 
2382*14b24e2bSVaishali Kulkarni 		p_info->usage.cnt++;
2383*14b24e2bSVaishali Kulkarni 		p_info->usage.free_cnt++;
2384*14b24e2bSVaishali Kulkarni 		p_info->usage.iov_cnt--;
2385*14b24e2bSVaishali Kulkarni 		p_info->usage.free_cnt_iov--;
2386*14b24e2bSVaishali Kulkarni 
2387*14b24e2bSVaishali Kulkarni 		p_hwfn->hw_info.feat_num[ECORE_PF_L2_QUE]++;
2388*14b24e2bSVaishali Kulkarni 		p_hwfn->hw_info.feat_num[ECORE_VF_L2_QUE]--;
2389*14b24e2bSVaishali Kulkarni 	}
2390*14b24e2bSVaishali Kulkarni 
2391*14b24e2bSVaishali Kulkarni 	/* Update the IGU and CAU with the new configuration */
2392*14b24e2bSVaishali Kulkarni 	SET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER,
2393*14b24e2bSVaishali Kulkarni 		  p_block->function_id);
2394*14b24e2bSVaishali Kulkarni 	SET_FIELD(val, IGU_MAPPING_LINE_PF_VALID, p_block->is_pf);
2395*14b24e2bSVaishali Kulkarni 	SET_FIELD(val, IGU_MAPPING_LINE_VALID, p_block->is_pf);
2396*14b24e2bSVaishali Kulkarni 	SET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER,
2397*14b24e2bSVaishali Kulkarni 		  p_block->vector_number);
2398*14b24e2bSVaishali Kulkarni 
2399*14b24e2bSVaishali Kulkarni 	ecore_wr(p_hwfn, p_ptt,
2400*14b24e2bSVaishali Kulkarni 		 IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id,
2401*14b24e2bSVaishali Kulkarni 		 val);
2402*14b24e2bSVaishali Kulkarni 
2403*14b24e2bSVaishali Kulkarni 	ecore_int_cau_conf_sb(p_hwfn, p_ptt, 0,
2404*14b24e2bSVaishali Kulkarni 			      igu_sb_id, vf_num,
2405*14b24e2bSVaishali Kulkarni 			      p_block->is_pf ? 0 : 1);
2406*14b24e2bSVaishali Kulkarni 
2407*14b24e2bSVaishali Kulkarni 	DP_VERBOSE(p_hwfn, ECORE_MSG_INTR,
2408*14b24e2bSVaishali Kulkarni 		   "Relocation: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x\n",
2409*14b24e2bSVaishali Kulkarni 		   igu_sb_id, p_block->function_id,
2410*14b24e2bSVaishali Kulkarni 		   p_block->is_pf, p_block->vector_number);
2411*14b24e2bSVaishali Kulkarni 
2412*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
2413*14b24e2bSVaishali Kulkarni }
2414*14b24e2bSVaishali Kulkarni 
2415*14b24e2bSVaishali Kulkarni /**
2416*14b24e2bSVaishali Kulkarni  * @brief Initialize igu runtime registers
2417*14b24e2bSVaishali Kulkarni  *
2418*14b24e2bSVaishali Kulkarni  * @param p_hwfn
2419*14b24e2bSVaishali Kulkarni  */
ecore_int_igu_init_rt(struct ecore_hwfn * p_hwfn)2420*14b24e2bSVaishali Kulkarni void ecore_int_igu_init_rt(struct ecore_hwfn *p_hwfn)
2421*14b24e2bSVaishali Kulkarni {
2422*14b24e2bSVaishali Kulkarni 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN;
2423*14b24e2bSVaishali Kulkarni 
2424*14b24e2bSVaishali Kulkarni 	STORE_RT_REG(p_hwfn, IGU_REG_PF_CONFIGURATION_RT_OFFSET, igu_pf_conf);
2425*14b24e2bSVaishali Kulkarni }
2426*14b24e2bSVaishali Kulkarni 
2427*14b24e2bSVaishali Kulkarni #define LSB_IGU_CMD_ADDR (IGU_REG_SISR_MDPC_WMASK_LSB_UPPER - \
2428*14b24e2bSVaishali Kulkarni 			  IGU_CMD_INT_ACK_BASE)
2429*14b24e2bSVaishali Kulkarni #define MSB_IGU_CMD_ADDR (IGU_REG_SISR_MDPC_WMASK_MSB_UPPER - \
2430*14b24e2bSVaishali Kulkarni 			  IGU_CMD_INT_ACK_BASE)
ecore_int_igu_read_sisr_reg(struct ecore_hwfn * p_hwfn)2431*14b24e2bSVaishali Kulkarni u64 ecore_int_igu_read_sisr_reg(struct ecore_hwfn *p_hwfn)
2432*14b24e2bSVaishali Kulkarni {
2433*14b24e2bSVaishali Kulkarni 	u32 intr_status_hi = 0, intr_status_lo = 0;
2434*14b24e2bSVaishali Kulkarni 	u64 intr_status = 0;
2435*14b24e2bSVaishali Kulkarni 
2436*14b24e2bSVaishali Kulkarni 	intr_status_lo = REG_RD(p_hwfn,
2437*14b24e2bSVaishali Kulkarni 				GTT_BAR0_MAP_REG_IGU_CMD +
2438*14b24e2bSVaishali Kulkarni 				LSB_IGU_CMD_ADDR * 8);
2439*14b24e2bSVaishali Kulkarni 	intr_status_hi = REG_RD(p_hwfn,
2440*14b24e2bSVaishali Kulkarni 				GTT_BAR0_MAP_REG_IGU_CMD +
2441*14b24e2bSVaishali Kulkarni 				MSB_IGU_CMD_ADDR * 8);
2442*14b24e2bSVaishali Kulkarni 	intr_status = ((u64)intr_status_hi << 32) + (u64)intr_status_lo;
2443*14b24e2bSVaishali Kulkarni 
2444*14b24e2bSVaishali Kulkarni 	return intr_status;
2445*14b24e2bSVaishali Kulkarni }
2446*14b24e2bSVaishali Kulkarni 
ecore_int_sp_dpc_setup(struct ecore_hwfn * p_hwfn)2447*14b24e2bSVaishali Kulkarni static void ecore_int_sp_dpc_setup(struct ecore_hwfn *p_hwfn)
2448*14b24e2bSVaishali Kulkarni {
2449*14b24e2bSVaishali Kulkarni 	OSAL_DPC_INIT(p_hwfn->sp_dpc, p_hwfn);
2450*14b24e2bSVaishali Kulkarni 	p_hwfn->b_sp_dpc_enabled = true;
2451*14b24e2bSVaishali Kulkarni }
2452*14b24e2bSVaishali Kulkarni 
ecore_int_sp_dpc_alloc(struct ecore_hwfn * p_hwfn)2453*14b24e2bSVaishali Kulkarni static enum _ecore_status_t ecore_int_sp_dpc_alloc(struct ecore_hwfn *p_hwfn)
2454*14b24e2bSVaishali Kulkarni {
2455*14b24e2bSVaishali Kulkarni 	p_hwfn->sp_dpc = OSAL_DPC_ALLOC(p_hwfn);
2456*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->sp_dpc)
2457*14b24e2bSVaishali Kulkarni 		return ECORE_NOMEM;
2458*14b24e2bSVaishali Kulkarni 
2459*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
2460*14b24e2bSVaishali Kulkarni }
2461*14b24e2bSVaishali Kulkarni 
ecore_int_sp_dpc_free(struct ecore_hwfn * p_hwfn)2462*14b24e2bSVaishali Kulkarni static void ecore_int_sp_dpc_free(struct ecore_hwfn *p_hwfn)
2463*14b24e2bSVaishali Kulkarni {
2464*14b24e2bSVaishali Kulkarni 	OSAL_FREE(p_hwfn->p_dev, p_hwfn->sp_dpc);
2465*14b24e2bSVaishali Kulkarni 	p_hwfn->sp_dpc = OSAL_NULL;
2466*14b24e2bSVaishali Kulkarni }
2467*14b24e2bSVaishali Kulkarni 
ecore_int_alloc(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2468*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_alloc(struct ecore_hwfn *p_hwfn,
2469*14b24e2bSVaishali Kulkarni 				     struct ecore_ptt *p_ptt)
2470*14b24e2bSVaishali Kulkarni {
2471*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc = ECORE_SUCCESS;
2472*14b24e2bSVaishali Kulkarni 
2473*14b24e2bSVaishali Kulkarni 	rc = ecore_int_sp_dpc_alloc(p_hwfn);
2474*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS) {
2475*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Failed to allocate sp dpc mem\n");
2476*14b24e2bSVaishali Kulkarni 		return rc;
2477*14b24e2bSVaishali Kulkarni 	}
2478*14b24e2bSVaishali Kulkarni 
2479*14b24e2bSVaishali Kulkarni 	rc = ecore_int_sp_sb_alloc(p_hwfn, p_ptt);
2480*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS) {
2481*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Failed to allocate sp sb mem\n");
2482*14b24e2bSVaishali Kulkarni 		return rc;
2483*14b24e2bSVaishali Kulkarni 	}
2484*14b24e2bSVaishali Kulkarni 
2485*14b24e2bSVaishali Kulkarni 	rc = ecore_int_sb_attn_alloc(p_hwfn, p_ptt);
2486*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS)
2487*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn->p_dev, "Failed to allocate sb attn mem\n");
2488*14b24e2bSVaishali Kulkarni 
2489*14b24e2bSVaishali Kulkarni 	return rc;
2490*14b24e2bSVaishali Kulkarni }
2491*14b24e2bSVaishali Kulkarni 
ecore_int_free(struct ecore_hwfn * p_hwfn)2492*14b24e2bSVaishali Kulkarni void ecore_int_free(struct ecore_hwfn *p_hwfn)
2493*14b24e2bSVaishali Kulkarni {
2494*14b24e2bSVaishali Kulkarni 	ecore_int_sp_sb_free(p_hwfn);
2495*14b24e2bSVaishali Kulkarni 	ecore_int_sb_attn_free(p_hwfn);
2496*14b24e2bSVaishali Kulkarni 	ecore_int_sp_dpc_free(p_hwfn);
2497*14b24e2bSVaishali Kulkarni }
2498*14b24e2bSVaishali Kulkarni 
ecore_int_setup(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt)2499*14b24e2bSVaishali Kulkarni void ecore_int_setup(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt)
2500*14b24e2bSVaishali Kulkarni {
2501*14b24e2bSVaishali Kulkarni 	if (!p_hwfn || !p_hwfn->p_sp_sb || !p_hwfn->p_sb_attn)
2502*14b24e2bSVaishali Kulkarni 		return;
2503*14b24e2bSVaishali Kulkarni 
2504*14b24e2bSVaishali Kulkarni 	ecore_int_sb_setup(p_hwfn, p_ptt, &p_hwfn->p_sp_sb->sb_info);
2505*14b24e2bSVaishali Kulkarni 	ecore_int_sb_attn_setup(p_hwfn, p_ptt);
2506*14b24e2bSVaishali Kulkarni 	ecore_int_sp_dpc_setup(p_hwfn);
2507*14b24e2bSVaishali Kulkarni }
2508*14b24e2bSVaishali Kulkarni 
ecore_int_get_num_sbs(struct ecore_hwfn * p_hwfn,struct ecore_sb_cnt_info * p_sb_cnt_info)2509*14b24e2bSVaishali Kulkarni void ecore_int_get_num_sbs(struct ecore_hwfn *p_hwfn,
2510*14b24e2bSVaishali Kulkarni 			   struct ecore_sb_cnt_info *p_sb_cnt_info)
2511*14b24e2bSVaishali Kulkarni {
2512*14b24e2bSVaishali Kulkarni 	struct ecore_igu_info *p_igu_info = p_hwfn->hw_info.p_igu_info;
2513*14b24e2bSVaishali Kulkarni 
2514*14b24e2bSVaishali Kulkarni 	if (!p_igu_info || !p_sb_cnt_info)
2515*14b24e2bSVaishali Kulkarni 		return;
2516*14b24e2bSVaishali Kulkarni 
2517*14b24e2bSVaishali Kulkarni 	OSAL_MEMCPY(p_sb_cnt_info, &p_igu_info->usage,
2518*14b24e2bSVaishali Kulkarni 		    sizeof(*p_sb_cnt_info));
2519*14b24e2bSVaishali Kulkarni }
2520*14b24e2bSVaishali Kulkarni 
ecore_int_disable_post_isr_release(struct ecore_dev * p_dev)2521*14b24e2bSVaishali Kulkarni void ecore_int_disable_post_isr_release(struct ecore_dev *p_dev)
2522*14b24e2bSVaishali Kulkarni {
2523*14b24e2bSVaishali Kulkarni 	int i;
2524*14b24e2bSVaishali Kulkarni 
2525*14b24e2bSVaishali Kulkarni 	for_each_hwfn(p_dev, i)
2526*14b24e2bSVaishali Kulkarni 		p_dev->hwfns[i].b_int_requested = false;
2527*14b24e2bSVaishali Kulkarni }
2528*14b24e2bSVaishali Kulkarni 
ecore_int_attn_clr_enable(struct ecore_dev * p_dev,bool clr_enable)2529*14b24e2bSVaishali Kulkarni void ecore_int_attn_clr_enable(struct ecore_dev *p_dev, bool clr_enable)
2530*14b24e2bSVaishali Kulkarni {
2531*14b24e2bSVaishali Kulkarni 	p_dev->attn_clr_en = clr_enable;
2532*14b24e2bSVaishali Kulkarni }
2533*14b24e2bSVaishali Kulkarni 
ecore_int_set_timer_res(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,u8 timer_res,u16 sb_id,bool tx)2534*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_set_timer_res(struct ecore_hwfn *p_hwfn,
2535*14b24e2bSVaishali Kulkarni 					     struct ecore_ptt *p_ptt,
2536*14b24e2bSVaishali Kulkarni 					     u8 timer_res, u16 sb_id, bool tx)
2537*14b24e2bSVaishali Kulkarni {
2538*14b24e2bSVaishali Kulkarni 	struct cau_sb_entry sb_entry;
2539*14b24e2bSVaishali Kulkarni 	enum _ecore_status_t rc;
2540*14b24e2bSVaishali Kulkarni 
2541*14b24e2bSVaishali Kulkarni 	if (!p_hwfn->hw_init_done) {
2542*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn, "hardware not initialized yet\n");
2543*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2544*14b24e2bSVaishali Kulkarni 	}
2545*14b24e2bSVaishali Kulkarni 
2546*14b24e2bSVaishali Kulkarni 	rc = ecore_dmae_grc2host(p_hwfn, p_ptt, CAU_REG_SB_VAR_MEMORY +
2547*14b24e2bSVaishali Kulkarni 				 sb_id * sizeof(u64),
2548*14b24e2bSVaishali Kulkarni 				 (u64)(osal_uintptr_t)&sb_entry, 2, 0);
2549*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS) {
2550*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn, "dmae_grc2host failed %d\n", rc);
2551*14b24e2bSVaishali Kulkarni 		return rc;
2552*14b24e2bSVaishali Kulkarni 	}
2553*14b24e2bSVaishali Kulkarni 
2554*14b24e2bSVaishali Kulkarni 	if (tx)
2555*14b24e2bSVaishali Kulkarni 		SET_FIELD(sb_entry.params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
2556*14b24e2bSVaishali Kulkarni 	else
2557*14b24e2bSVaishali Kulkarni 		SET_FIELD(sb_entry.params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
2558*14b24e2bSVaishali Kulkarni 
2559*14b24e2bSVaishali Kulkarni 	rc = ecore_dmae_host2grc(p_hwfn, p_ptt,
2560*14b24e2bSVaishali Kulkarni 				 (u64)(osal_uintptr_t)&sb_entry,
2561*14b24e2bSVaishali Kulkarni 				 CAU_REG_SB_VAR_MEMORY +
2562*14b24e2bSVaishali Kulkarni 				 sb_id * sizeof(u64), 2, 0);
2563*14b24e2bSVaishali Kulkarni 	if (rc != ECORE_SUCCESS) {
2564*14b24e2bSVaishali Kulkarni 		DP_ERR(p_hwfn, "dmae_host2grc failed %d\n", rc);
2565*14b24e2bSVaishali Kulkarni 		return rc;
2566*14b24e2bSVaishali Kulkarni 	}
2567*14b24e2bSVaishali Kulkarni 
2568*14b24e2bSVaishali Kulkarni 	return rc;
2569*14b24e2bSVaishali Kulkarni }
2570*14b24e2bSVaishali Kulkarni 
ecore_int_get_sb_dbg(struct ecore_hwfn * p_hwfn,struct ecore_ptt * p_ptt,struct ecore_sb_info * p_sb,struct ecore_sb_info_dbg * p_info)2571*14b24e2bSVaishali Kulkarni enum _ecore_status_t ecore_int_get_sb_dbg(struct ecore_hwfn *p_hwfn,
2572*14b24e2bSVaishali Kulkarni 					  struct ecore_ptt *p_ptt,
2573*14b24e2bSVaishali Kulkarni 					  struct ecore_sb_info *p_sb,
2574*14b24e2bSVaishali Kulkarni 					  struct ecore_sb_info_dbg *p_info)
2575*14b24e2bSVaishali Kulkarni {
2576*14b24e2bSVaishali Kulkarni 	u16 sbid = p_sb->igu_sb_id;
2577*14b24e2bSVaishali Kulkarni 	int i;
2578*14b24e2bSVaishali Kulkarni 
2579*14b24e2bSVaishali Kulkarni 	if (IS_VF(p_hwfn->p_dev))
2580*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2581*14b24e2bSVaishali Kulkarni 
2582*14b24e2bSVaishali Kulkarni 	if (sbid > NUM_OF_SBS(p_hwfn->p_dev))
2583*14b24e2bSVaishali Kulkarni 		return ECORE_INVAL;
2584*14b24e2bSVaishali Kulkarni 
2585*14b24e2bSVaishali Kulkarni 	p_info->igu_prod = ecore_rd(p_hwfn, p_ptt,
2586*14b24e2bSVaishali Kulkarni 				    IGU_REG_PRODUCER_MEMORY + sbid * 4);
2587*14b24e2bSVaishali Kulkarni 	p_info->igu_cons = ecore_rd(p_hwfn, p_ptt,
2588*14b24e2bSVaishali Kulkarni 				    IGU_REG_CONSUMER_MEM + sbid * 4);
2589*14b24e2bSVaishali Kulkarni 
2590*14b24e2bSVaishali Kulkarni 	for (i = 0; i < PIS_PER_SB; i++)
2591*14b24e2bSVaishali Kulkarni 		p_info->pi[i] = (u16)ecore_rd(p_hwfn, p_ptt,
2592*14b24e2bSVaishali Kulkarni 					      CAU_REG_PI_MEMORY +
2593*14b24e2bSVaishali Kulkarni 					      sbid * 4 * PIS_PER_SB +  i * 4);
2594*14b24e2bSVaishali Kulkarni 
2595*14b24e2bSVaishali Kulkarni 	return ECORE_SUCCESS;
2596*14b24e2bSVaishali Kulkarni }
2597