19da57d7bSbt /* 29da57d7bSbt * CDDL HEADER START 39da57d7bSbt * 49da57d7bSbt * The contents of this file are subject to the terms of the 59da57d7bSbt * Common Development and Distribution License (the "License"). 69da57d7bSbt * You may not use this file except in compliance with the License. 79da57d7bSbt * 8da14cebeSEric Cheng * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9da14cebeSEric Cheng * or http://www.opensolaris.org/os/licensing. 109da57d7bSbt * See the License for the specific language governing permissions 119da57d7bSbt * and limitations under the License. 129da57d7bSbt * 13da14cebeSEric Cheng * When distributing Covered Code, include this CDDL HEADER in each 14da14cebeSEric Cheng * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 159da57d7bSbt * If applicable, add the following below this CDDL HEADER, with the 169da57d7bSbt * fields enclosed by brackets "[]" replaced with your own identifying 179da57d7bSbt * information: Portions Copyright [yyyy] [name of copyright owner] 189da57d7bSbt * 199da57d7bSbt * CDDL HEADER END 209da57d7bSbt */ 219da57d7bSbt 229da57d7bSbt /* 23*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China * Copyright(c) 2007-2010 Intel Corporation. All rights reserved. 24*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China */ 25*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China 26*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China /* 27*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China * Copyright (c) 2008, 2010, Oracle and/or its affiliates. All rights reserved. 289da57d7bSbt */ 299da57d7bSbt 309da57d7bSbt #ifndef _IXGBE_SW_H 319da57d7bSbt #define _IXGBE_SW_H 329da57d7bSbt 339da57d7bSbt #ifdef __cplusplus 349da57d7bSbt extern "C" { 359da57d7bSbt #endif 369da57d7bSbt 379da57d7bSbt #include <sys/types.h> 389da57d7bSbt #include <sys/conf.h> 399da57d7bSbt #include <sys/debug.h> 409da57d7bSbt #include <sys/stropts.h> 419da57d7bSbt #include <sys/stream.h> 429da57d7bSbt #include <sys/strsun.h> 439da57d7bSbt #include <sys/strlog.h> 449da57d7bSbt #include <sys/kmem.h> 459da57d7bSbt #include <sys/stat.h> 469da57d7bSbt #include <sys/kstat.h> 479da57d7bSbt #include <sys/modctl.h> 489da57d7bSbt #include <sys/errno.h> 499da57d7bSbt #include <sys/dlpi.h> 50da14cebeSEric Cheng #include <sys/mac_provider.h> 519da57d7bSbt #include <sys/mac_ether.h> 529da57d7bSbt #include <sys/vlan.h> 539da57d7bSbt #include <sys/ddi.h> 549da57d7bSbt #include <sys/sunddi.h> 559da57d7bSbt #include <sys/pci.h> 569da57d7bSbt #include <sys/pcie.h> 579da57d7bSbt #include <sys/sdt.h> 589da57d7bSbt #include <sys/ethernet.h> 599da57d7bSbt #include <sys/pattr.h> 609da57d7bSbt #include <sys/strsubr.h> 619da57d7bSbt #include <sys/netlb.h> 629da57d7bSbt #include <sys/random.h> 639da57d7bSbt #include <inet/common.h> 64c971fb7eSgg #include <inet/tcp.h> 659da57d7bSbt #include <inet/ip.h> 669da57d7bSbt #include <inet/mi.h> 679da57d7bSbt #include <inet/nd.h> 689da57d7bSbt #include <sys/bitmap.h> 699da57d7bSbt #include <sys/ddifm.h> 709da57d7bSbt #include <sys/fm/protocol.h> 719da57d7bSbt #include <sys/fm/util.h> 7262e6e1adSPaul Guo #include <sys/disp.h> 739da57d7bSbt #include <sys/fm/io/ddi.h> 749da57d7bSbt #include "ixgbe_api.h" 759da57d7bSbt 769da57d7bSbt #define MODULE_NAME "ixgbe" /* module name */ 779da57d7bSbt 789da57d7bSbt #define IXGBE_FAILURE DDI_FAILURE 799da57d7bSbt 809da57d7bSbt #define IXGBE_UNKNOWN 0x00 819da57d7bSbt #define IXGBE_INITIALIZED 0x01 829da57d7bSbt #define IXGBE_STARTED 0x02 839da57d7bSbt #define IXGBE_SUSPENDED 0x04 8462e6e1adSPaul Guo #define IXGBE_STALL 0x08 85*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define IXGBE_OVERTEMP 0x20 860dc2366fSVenugopal Iyer #define IXGBE_INTR_ADJUST 0x40 8762e6e1adSPaul Guo #define IXGBE_ERROR 0x80 889da57d7bSbt 890dc2366fSVenugopal Iyer #define MAX_NUM_UNICAST_ADDRESSES 0x80 909da57d7bSbt #define MAX_NUM_MULTICAST_ADDRESSES 0x1000 919da57d7bSbt #define IXGBE_INTR_NONE 0 929da57d7bSbt #define IXGBE_INTR_MSIX 1 939da57d7bSbt #define IXGBE_INTR_MSI 2 949da57d7bSbt #define IXGBE_INTR_LEGACY 3 959da57d7bSbt 96da14cebeSEric Cheng #define IXGBE_POLL_NULL -1 97da14cebeSEric Cheng 98c971fb7eSgg #define MAX_COOKIE 18 999da57d7bSbt #define MIN_NUM_TX_DESC 2 1009da57d7bSbt 101edf70dc9SPaul Guo #define IXGBE_TX_DESC_LIMIT 32 /* tx desc limitation */ 102edf70dc9SPaul Guo 10373cd555cSBin Tu - Sun Microsystems - Beijing China #define IXGBE_ADAPTER_REGSET 1 /* map adapter registers */ 10473cd555cSBin Tu - Sun Microsystems - Beijing China 105ea65739eSchenlu chen - Sun Microsystems - Beijing China #define IXGBE_RX_STOPPED 0x1 106ea65739eSchenlu chen - Sun Microsystems - Beijing China 107ffd8e883SWinson Wang - Sun Microsystems - Beijing China #define IXGBE_PKG_BUF_16k 16384 108ffd8e883SWinson Wang - Sun Microsystems - Beijing China 1099da57d7bSbt /* 11073cd555cSBin Tu - Sun Microsystems - Beijing China * MAX_xx_QUEUE_NUM and MAX_INTR_VECTOR values need to be the maximum of all 11113740cb2SPaul Guo * supported silicon types. 1129da57d7bSbt */ 11373cd555cSBin Tu - Sun Microsystems - Beijing China #define MAX_TX_QUEUE_NUM 128 11473cd555cSBin Tu - Sun Microsystems - Beijing China #define MAX_RX_QUEUE_NUM 128 11573cd555cSBin Tu - Sun Microsystems - Beijing China #define MAX_INTR_VECTOR 64 1169da57d7bSbt 1179da57d7bSbt /* 11813740cb2SPaul Guo * Maximum values for user configurable parameters 1199da57d7bSbt */ 1209da57d7bSbt #define MAX_TX_RING_SIZE 4096 1219da57d7bSbt #define MAX_RX_RING_SIZE 4096 1229da57d7bSbt 1239da57d7bSbt #define MAX_RX_LIMIT_PER_INTR 4096 1249da57d7bSbt 1259da57d7bSbt #define MAX_RX_COPY_THRESHOLD 9216 1269da57d7bSbt #define MAX_TX_COPY_THRESHOLD 9216 1279da57d7bSbt #define MAX_TX_RECYCLE_THRESHOLD DEFAULT_TX_RING_SIZE 1289da57d7bSbt #define MAX_TX_OVERLOAD_THRESHOLD DEFAULT_TX_RING_SIZE 1299da57d7bSbt #define MAX_TX_RESCHED_THRESHOLD DEFAULT_TX_RING_SIZE 1309da57d7bSbt 1319da57d7bSbt /* 1329da57d7bSbt * Minimum values for user configurable parameters 1339da57d7bSbt */ 1349da57d7bSbt #define MIN_TX_RING_SIZE 64 1359da57d7bSbt #define MIN_RX_RING_SIZE 64 1369da57d7bSbt 1379da57d7bSbt #define MIN_MTU ETHERMIN 1389da57d7bSbt #define MIN_RX_LIMIT_PER_INTR 16 1399da57d7bSbt #define MIN_TX_COPY_THRESHOLD 0 1409da57d7bSbt #define MIN_RX_COPY_THRESHOLD 0 1419da57d7bSbt #define MIN_TX_RECYCLE_THRESHOLD MIN_NUM_TX_DESC 1429da57d7bSbt #define MIN_TX_OVERLOAD_THRESHOLD MIN_NUM_TX_DESC 1439da57d7bSbt #define MIN_TX_RESCHED_THRESHOLD MIN_NUM_TX_DESC 1449da57d7bSbt 1459da57d7bSbt /* 1469da57d7bSbt * Default values for user configurable parameters 1479da57d7bSbt */ 148da14cebeSEric Cheng #define DEFAULT_TX_RING_SIZE 1024 149da14cebeSEric Cheng #define DEFAULT_RX_RING_SIZE 1024 1509da57d7bSbt 1519da57d7bSbt #define DEFAULT_MTU ETHERMTU 1529da57d7bSbt #define DEFAULT_RX_LIMIT_PER_INTR 256 1539da57d7bSbt #define DEFAULT_RX_COPY_THRESHOLD 128 1549da57d7bSbt #define DEFAULT_TX_COPY_THRESHOLD 512 155da14cebeSEric Cheng #define DEFAULT_TX_RECYCLE_THRESHOLD (MAX_COOKIE + 1) 1569da57d7bSbt #define DEFAULT_TX_OVERLOAD_THRESHOLD MIN_NUM_TX_DESC 1579da57d7bSbt #define DEFAULT_TX_RESCHED_THRESHOLD 128 1589da57d7bSbt #define DEFAULT_FCRTH 0x20000 1599da57d7bSbt #define DEFAULT_FCRTL 0x10000 1609da57d7bSbt #define DEFAULT_FCPAUSE 0xFFFF 1619da57d7bSbt 162da14cebeSEric Cheng #define DEFAULT_TX_HCKSUM_ENABLE B_TRUE 163da14cebeSEric Cheng #define DEFAULT_RX_HCKSUM_ENABLE B_TRUE 164da14cebeSEric Cheng #define DEFAULT_LSO_ENABLE B_TRUE 165ffd8e883SWinson Wang - Sun Microsystems - Beijing China #define DEFAULT_LRO_ENABLE B_FALSE 166da14cebeSEric Cheng #define DEFAULT_MR_ENABLE B_TRUE 167da14cebeSEric Cheng #define DEFAULT_TX_HEAD_WB_ENABLE B_TRUE 168*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define DEFAULT_RELAX_ORDER_ENABLE B_TRUE 169da14cebeSEric Cheng 170da14cebeSEric Cheng #define IXGBE_LSO_MAXLEN 65535 171da14cebeSEric Cheng 1729da57d7bSbt #define TX_DRAIN_TIME 200 1739da57d7bSbt #define RX_DRAIN_TIME 200 1749da57d7bSbt 1759da57d7bSbt #define STALL_WATCHDOG_TIMEOUT 8 /* 8 seconds */ 1769da57d7bSbt #define MAX_LINK_DOWN_TIMEOUT 8 /* 8 seconds */ 1779da57d7bSbt 17862e6e1adSPaul Guo #define IXGBE_CYCLIC_PERIOD (1000000000) /* 1s */ 17962e6e1adSPaul Guo 1809da57d7bSbt /* 1819da57d7bSbt * Extra register bit masks for 82598 1829da57d7bSbt */ 1839da57d7bSbt #define IXGBE_PCS1GANA_FDC 0x20 1849da57d7bSbt #define IXGBE_PCS1GANLP_LPFD 0x20 1859da57d7bSbt #define IXGBE_PCS1GANLP_LPHD 0x40 1869da57d7bSbt 1879da57d7bSbt /* 1889da57d7bSbt * Defined for IP header alignment. 1899da57d7bSbt */ 1909da57d7bSbt #define IPHDR_ALIGN_ROOM 2 1919da57d7bSbt 1929da57d7bSbt /* 1939da57d7bSbt * Bit flags for attach_progress 1949da57d7bSbt */ 1959da57d7bSbt #define ATTACH_PROGRESS_PCI_CONFIG 0x0001 /* PCI config setup */ 1969da57d7bSbt #define ATTACH_PROGRESS_REGS_MAP 0x0002 /* Registers mapped */ 1979da57d7bSbt #define ATTACH_PROGRESS_PROPS 0x0004 /* Properties initialized */ 1989da57d7bSbt #define ATTACH_PROGRESS_ALLOC_INTR 0x0008 /* Interrupts allocated */ 1999da57d7bSbt #define ATTACH_PROGRESS_ALLOC_RINGS 0x0010 /* Rings allocated */ 2009da57d7bSbt #define ATTACH_PROGRESS_ADD_INTR 0x0020 /* Intr handlers added */ 2019da57d7bSbt #define ATTACH_PROGRESS_LOCKS 0x0040 /* Locks initialized */ 2029da57d7bSbt #define ATTACH_PROGRESS_INIT 0x0080 /* Device initialized */ 2039da57d7bSbt #define ATTACH_PROGRESS_STATS 0x0200 /* Kstats created */ 2049da57d7bSbt #define ATTACH_PROGRESS_MAC 0x0800 /* MAC registered */ 2059da57d7bSbt #define ATTACH_PROGRESS_ENABLE_INTR 0x1000 /* DDI interrupts enabled */ 2069da57d7bSbt #define ATTACH_PROGRESS_FM_INIT 0x2000 /* FMA initialized */ 20762e6e1adSPaul Guo #define ATTACH_PROGRESS_SFP_TASKQ 0x4000 /* SFP taskq created */ 20862e6e1adSPaul Guo #define ATTACH_PROGRESS_LINK_TIMER 0x8000 /* link check timer */ 209*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define ATTACH_PROGRESS_OVERTEMP_TASKQ 0x10000 /* Over-temp taskq created */ 2109da57d7bSbt 2119da57d7bSbt #define PROP_DEFAULT_MTU "default_mtu" 2129da57d7bSbt #define PROP_FLOW_CONTROL "flow_control" 2139da57d7bSbt #define PROP_TX_QUEUE_NUM "tx_queue_number" 2149da57d7bSbt #define PROP_TX_RING_SIZE "tx_ring_size" 2159da57d7bSbt #define PROP_RX_QUEUE_NUM "rx_queue_number" 2169da57d7bSbt #define PROP_RX_RING_SIZE "rx_ring_size" 217da14cebeSEric Cheng #define PROP_RX_GROUP_NUM "rx_group_number" 2189da57d7bSbt 2199da57d7bSbt #define PROP_INTR_FORCE "intr_force" 2209da57d7bSbt #define PROP_TX_HCKSUM_ENABLE "tx_hcksum_enable" 2219da57d7bSbt #define PROP_RX_HCKSUM_ENABLE "rx_hcksum_enable" 2229da57d7bSbt #define PROP_LSO_ENABLE "lso_enable" 223ffd8e883SWinson Wang - Sun Microsystems - Beijing China #define PROP_LRO_ENABLE "lro_enable" 224da14cebeSEric Cheng #define PROP_MR_ENABLE "mr_enable" 225*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define PROP_RELAX_ORDER_ENABLE "relax_order_enable" 2269da57d7bSbt #define PROP_TX_HEAD_WB_ENABLE "tx_head_wb_enable" 2279da57d7bSbt #define PROP_TX_COPY_THRESHOLD "tx_copy_threshold" 2289da57d7bSbt #define PROP_TX_RECYCLE_THRESHOLD "tx_recycle_threshold" 2299da57d7bSbt #define PROP_TX_OVERLOAD_THRESHOLD "tx_overload_threshold" 2309da57d7bSbt #define PROP_TX_RESCHED_THRESHOLD "tx_resched_threshold" 2319da57d7bSbt #define PROP_RX_COPY_THRESHOLD "rx_copy_threshold" 2329da57d7bSbt #define PROP_RX_LIMIT_PER_INTR "rx_limit_per_intr" 2339da57d7bSbt #define PROP_INTR_THROTTLING "intr_throttling" 2349da57d7bSbt #define PROP_FM_CAPABLE "fm_capable" 2359da57d7bSbt 2369da57d7bSbt #define IXGBE_LB_NONE 0 2379da57d7bSbt #define IXGBE_LB_EXTERNAL 1 2389da57d7bSbt #define IXGBE_LB_INTERNAL_MAC 2 2399da57d7bSbt #define IXGBE_LB_INTERNAL_PHY 3 2409da57d7bSbt #define IXGBE_LB_INTERNAL_SERDES 4 2419da57d7bSbt 24213740cb2SPaul Guo /* 24313740cb2SPaul Guo * capability/feature flags 24413740cb2SPaul Guo * Flags named _CAPABLE are set when the NIC hardware is capable of the feature. 24513740cb2SPaul Guo * Separately, the flag named _ENABLED is set when the feature is enabled. 24613740cb2SPaul Guo */ 24713740cb2SPaul Guo #define IXGBE_FLAG_DCA_ENABLED (u32)(1) 24813740cb2SPaul Guo #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 1) 24913740cb2SPaul Guo #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 2) 25013740cb2SPaul Guo #define IXGBE_FLAG_DCB_CAPABLE (u32)(1 << 4) 25113740cb2SPaul Guo #define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 4) 25213740cb2SPaul Guo #define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 5) 25313740cb2SPaul Guo #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 6) 25413740cb2SPaul Guo #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 7) 25513740cb2SPaul Guo #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 8) 256ffd8e883SWinson Wang - Sun Microsystems - Beijing China #define IXGBE_FLAG_RSC_CAPABLE (u32)(1 << 9) 257*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define IXGBE_FLAG_SFP_PLUG_CAPABLE (u32)(1 << 10) 258*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China #define IXGBE_FLAG_TEMP_SENSOR_CAPABLE (u32)(1 << 11) 25913740cb2SPaul Guo 2600dc2366fSVenugopal Iyer /* 2610dc2366fSVenugopal Iyer * Classification mode 2620dc2366fSVenugopal Iyer */ 2630dc2366fSVenugopal Iyer #define IXGBE_CLASSIFY_NONE 0 2640dc2366fSVenugopal Iyer #define IXGBE_CLASSIFY_RSS 1 2650dc2366fSVenugopal Iyer #define IXGBE_CLASSIFY_VMDQ 2 2660dc2366fSVenugopal Iyer #define IXGBE_CLASSIFY_VMDQ_RSS 3 2670dc2366fSVenugopal Iyer 26813740cb2SPaul Guo /* adapter-specific info for each supported device type */ 26913740cb2SPaul Guo typedef struct adapter_info { 2700dc2366fSVenugopal Iyer uint32_t max_rx_que_num; /* maximum number of rx queues */ 2710dc2366fSVenugopal Iyer uint32_t min_rx_que_num; /* minimum number of rx queues */ 2720dc2366fSVenugopal Iyer uint32_t def_rx_que_num; /* default number of rx queues */ 2730dc2366fSVenugopal Iyer uint32_t max_rx_grp_num; /* maximum number of rx groups */ 2740dc2366fSVenugopal Iyer uint32_t min_rx_grp_num; /* minimum number of rx groups */ 2750dc2366fSVenugopal Iyer uint32_t def_rx_grp_num; /* default number of rx groups */ 27613740cb2SPaul Guo uint32_t max_tx_que_num; /* maximum number of tx queues */ 27713740cb2SPaul Guo uint32_t min_tx_que_num; /* minimum number of tx queues */ 27813740cb2SPaul Guo uint32_t def_tx_que_num; /* default number of tx queues */ 2791fedc51fSWinson Wang - Sun Microsystems - Beijing China uint32_t max_mtu; /* maximum MTU size */ 280ea65739eSchenlu chen - Sun Microsystems - Beijing China /* 281ea65739eSchenlu chen - Sun Microsystems - Beijing China * Interrupt throttling is in unit of 256 nsec 282ea65739eSchenlu chen - Sun Microsystems - Beijing China */ 283ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t max_intr_throttle; /* maximum interrupt throttle */ 284ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t min_intr_throttle; /* minimum interrupt throttle */ 285ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t def_intr_throttle; /* default interrupt throttle */ 286ea65739eSchenlu chen - Sun Microsystems - Beijing China 28713740cb2SPaul Guo uint32_t max_msix_vect; /* maximum total msix vectors */ 28813740cb2SPaul Guo uint32_t max_ring_vect; /* maximum number of ring vectors */ 28913740cb2SPaul Guo uint32_t max_other_vect; /* maximum number of other vectors */ 29013740cb2SPaul Guo uint32_t other_intr; /* "other" interrupt types handled */ 291*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China uint32_t other_gpie; /* "other" interrupt types enabling */ 29213740cb2SPaul Guo uint32_t flags; /* capability flags */ 29313740cb2SPaul Guo } adapter_info_t; 29413740cb2SPaul Guo 29513740cb2SPaul Guo /* bits representing all interrupt types other than tx & rx */ 29613740cb2SPaul Guo #define IXGBE_OTHER_INTR 0x3ff00000 29773cd555cSBin Tu - Sun Microsystems - Beijing China #define IXGBE_82599_OTHER_INTR 0x86100000 29813740cb2SPaul Guo 2999da57d7bSbt enum ioc_reply { 3009da57d7bSbt IOC_INVAL = -1, /* bad, NAK with EINVAL */ 3019da57d7bSbt IOC_DONE, /* OK, reply sent */ 3029da57d7bSbt IOC_ACK, /* OK, just send ACK */ 3039da57d7bSbt IOC_REPLY /* OK, just send reply */ 3049da57d7bSbt }; 3059da57d7bSbt 3069da57d7bSbt #define DMA_SYNC(area, flag) ((void) ddi_dma_sync((area)->dma_handle, \ 3079da57d7bSbt 0, 0, (flag))) 3089da57d7bSbt 3099da57d7bSbt /* 3109da57d7bSbt * Defined for ring index operations 3119da57d7bSbt * ASSERT(index < limit) 3129da57d7bSbt * ASSERT(step < limit) 3139da57d7bSbt * ASSERT(index1 < limit) 3149da57d7bSbt * ASSERT(index2 < limit) 3159da57d7bSbt */ 3169da57d7bSbt #define NEXT_INDEX(index, step, limit) (((index) + (step)) < (limit) ? \ 3179da57d7bSbt (index) + (step) : (index) + (step) - (limit)) 3189da57d7bSbt #define PREV_INDEX(index, step, limit) ((index) >= (step) ? \ 3199da57d7bSbt (index) - (step) : (index) + (limit) - (step)) 3209da57d7bSbt #define OFFSET(index1, index2, limit) ((index1) <= (index2) ? \ 3219da57d7bSbt (index2) - (index1) : (index2) + (limit) - (index1)) 3229da57d7bSbt 3239da57d7bSbt #define LINK_LIST_INIT(_LH) \ 3249da57d7bSbt (_LH)->head = (_LH)->tail = NULL 3259da57d7bSbt 3269da57d7bSbt #define LIST_GET_HEAD(_LH) ((single_link_t *)((_LH)->head)) 3279da57d7bSbt 3289da57d7bSbt #define LIST_POP_HEAD(_LH) \ 3299da57d7bSbt (single_link_t *)(_LH)->head; \ 3309da57d7bSbt { \ 3319da57d7bSbt if ((_LH)->head != NULL) { \ 3329da57d7bSbt (_LH)->head = (_LH)->head->link; \ 3339da57d7bSbt if ((_LH)->head == NULL) \ 3349da57d7bSbt (_LH)->tail = NULL; \ 3359da57d7bSbt } \ 3369da57d7bSbt } 3379da57d7bSbt 3389da57d7bSbt #define LIST_GET_TAIL(_LH) ((single_link_t *)((_LH)->tail)) 3399da57d7bSbt 3409da57d7bSbt #define LIST_PUSH_TAIL(_LH, _E) \ 3419da57d7bSbt if ((_LH)->tail != NULL) { \ 3429da57d7bSbt (_LH)->tail->link = (single_link_t *)(_E); \ 3439da57d7bSbt (_LH)->tail = (single_link_t *)(_E); \ 3449da57d7bSbt } else { \ 3459da57d7bSbt (_LH)->head = (_LH)->tail = (single_link_t *)(_E); \ 3469da57d7bSbt } \ 3479da57d7bSbt (_E)->link = NULL; 3489da57d7bSbt 3499da57d7bSbt #define LIST_GET_NEXT(_LH, _E) \ 3509da57d7bSbt (((_LH)->tail == (single_link_t *)(_E)) ? \ 3519da57d7bSbt NULL : ((single_link_t *)(_E))->link) 3529da57d7bSbt 3539da57d7bSbt 3549da57d7bSbt typedef struct single_link { 3559da57d7bSbt struct single_link *link; 3569da57d7bSbt } single_link_t; 3579da57d7bSbt 3589da57d7bSbt typedef struct link_list { 3599da57d7bSbt single_link_t *head; 3609da57d7bSbt single_link_t *tail; 3619da57d7bSbt } link_list_t; 3629da57d7bSbt 3639da57d7bSbt /* 3649da57d7bSbt * Property lookups 3659da57d7bSbt */ 3669da57d7bSbt #define IXGBE_PROP_EXISTS(d, n) ddi_prop_exists(DDI_DEV_T_ANY, (d), \ 3679da57d7bSbt DDI_PROP_DONTPASS, (n)) 3689da57d7bSbt #define IXGBE_PROP_GET_INT(d, n) ddi_prop_get_int(DDI_DEV_T_ANY, (d), \ 3699da57d7bSbt DDI_PROP_DONTPASS, (n), -1) 3709da57d7bSbt 3719da57d7bSbt 3729da57d7bSbt typedef union ixgbe_ether_addr { 3739da57d7bSbt struct { 3749da57d7bSbt uint32_t high; 3759da57d7bSbt uint32_t low; 3769da57d7bSbt } reg; 3779da57d7bSbt struct { 3789da57d7bSbt uint8_t set; 3790dc2366fSVenugopal Iyer uint8_t group_index; 3809da57d7bSbt uint8_t addr[ETHERADDRL]; 3819da57d7bSbt } mac; 3829da57d7bSbt } ixgbe_ether_addr_t; 3839da57d7bSbt 3849da57d7bSbt typedef enum { 3859da57d7bSbt USE_NONE, 3869da57d7bSbt USE_COPY, 3879da57d7bSbt USE_DMA 3889da57d7bSbt } tx_type_t; 3899da57d7bSbt 390c971fb7eSgg typedef struct ixgbe_tx_context { 3919da57d7bSbt uint32_t hcksum_flags; 3929da57d7bSbt uint32_t ip_hdr_len; 3939da57d7bSbt uint32_t mac_hdr_len; 3949da57d7bSbt uint32_t l4_proto; 395c971fb7eSgg uint32_t mss; 396c971fb7eSgg uint32_t l4_hdr_len; 397c971fb7eSgg boolean_t lso_flag; 398c971fb7eSgg } ixgbe_tx_context_t; 3999da57d7bSbt 4009da57d7bSbt /* 4019da57d7bSbt * Hold address/length of each DMA segment 4029da57d7bSbt */ 4039da57d7bSbt typedef struct sw_desc { 4049da57d7bSbt uint64_t address; 4059da57d7bSbt size_t length; 4069da57d7bSbt } sw_desc_t; 4079da57d7bSbt 4089da57d7bSbt /* 4099da57d7bSbt * Handles and addresses of DMA buffer 4109da57d7bSbt */ 4119da57d7bSbt typedef struct dma_buffer { 4129da57d7bSbt caddr_t address; /* Virtual address */ 4139da57d7bSbt uint64_t dma_address; /* DMA (Hardware) address */ 4149da57d7bSbt ddi_acc_handle_t acc_handle; /* Data access handle */ 4159da57d7bSbt ddi_dma_handle_t dma_handle; /* DMA handle */ 4169da57d7bSbt size_t size; /* Buffer size */ 4179da57d7bSbt size_t len; /* Data length in the buffer */ 4189da57d7bSbt } dma_buffer_t; 4199da57d7bSbt 4209da57d7bSbt /* 4219da57d7bSbt * Tx Control Block 4229da57d7bSbt */ 4239da57d7bSbt typedef struct tx_control_block { 4249da57d7bSbt single_link_t link; 425edf70dc9SPaul Guo uint32_t last_index; /* last descriptor of the pkt */ 4269da57d7bSbt uint32_t frag_num; 4279da57d7bSbt uint32_t desc_num; 4289da57d7bSbt mblk_t *mp; 4299da57d7bSbt tx_type_t tx_type; 4309da57d7bSbt ddi_dma_handle_t tx_dma_handle; 4319da57d7bSbt dma_buffer_t tx_buf; 4329da57d7bSbt sw_desc_t desc[MAX_COOKIE]; 4339da57d7bSbt } tx_control_block_t; 4349da57d7bSbt 4359da57d7bSbt /* 4369da57d7bSbt * RX Control Block 4379da57d7bSbt */ 4389da57d7bSbt typedef struct rx_control_block { 4399da57d7bSbt mblk_t *mp; 440ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t ref_cnt; 4419da57d7bSbt dma_buffer_t rx_buf; 4429da57d7bSbt frtn_t free_rtn; 443ea65739eSchenlu chen - Sun Microsystems - Beijing China struct ixgbe_rx_data *rx_data; 444ffd8e883SWinson Wang - Sun Microsystems - Beijing China int lro_next; /* Index of next rcb */ 445ffd8e883SWinson Wang - Sun Microsystems - Beijing China int lro_prev; /* Index of previous rcb */ 446ffd8e883SWinson Wang - Sun Microsystems - Beijing China boolean_t lro_pkt; /* Flag for LRO rcb */ 4479da57d7bSbt } rx_control_block_t; 4489da57d7bSbt 4499da57d7bSbt /* 4509da57d7bSbt * Software Data Structure for Tx Ring 4519da57d7bSbt */ 4529da57d7bSbt typedef struct ixgbe_tx_ring { 4539da57d7bSbt uint32_t index; /* Ring index */ 4549da57d7bSbt uint32_t intr_vector; /* Interrupt vector index */ 4559da57d7bSbt uint32_t vect_bit; /* vector's bit in register */ 4569da57d7bSbt 4579da57d7bSbt /* 4589da57d7bSbt * Mutexes 4599da57d7bSbt */ 4609da57d7bSbt kmutex_t tx_lock; 4619da57d7bSbt kmutex_t recycle_lock; 4629da57d7bSbt kmutex_t tcb_head_lock; 4639da57d7bSbt kmutex_t tcb_tail_lock; 4649da57d7bSbt 4659da57d7bSbt /* 4669da57d7bSbt * Tx descriptor ring definitions 4679da57d7bSbt */ 4689da57d7bSbt dma_buffer_t tbd_area; 4699da57d7bSbt union ixgbe_adv_tx_desc *tbd_ring; 4709da57d7bSbt uint32_t tbd_head; /* Index of next tbd to recycle */ 4719da57d7bSbt uint32_t tbd_tail; /* Index of next tbd to transmit */ 4729da57d7bSbt uint32_t tbd_free; /* Number of free tbd */ 4739da57d7bSbt 4749da57d7bSbt /* 4759da57d7bSbt * Tx control block list definitions 4769da57d7bSbt */ 4779da57d7bSbt tx_control_block_t *tcb_area; 4789da57d7bSbt tx_control_block_t **work_list; 4799da57d7bSbt tx_control_block_t **free_list; 4809da57d7bSbt uint32_t tcb_head; /* Head index of free list */ 4819da57d7bSbt uint32_t tcb_tail; /* Tail index of free list */ 4829da57d7bSbt uint32_t tcb_free; /* Number of free tcb in free list */ 4839da57d7bSbt 4849da57d7bSbt uint32_t *tbd_head_wb; /* Head write-back */ 4859da57d7bSbt uint32_t (*tx_recycle)(struct ixgbe_tx_ring *); 4869da57d7bSbt 4879da57d7bSbt /* 488c971fb7eSgg * s/w context structure for TCP/UDP checksum offload 489c971fb7eSgg * and LSO. 4909da57d7bSbt */ 491c971fb7eSgg ixgbe_tx_context_t tx_context; 4929da57d7bSbt 4939da57d7bSbt /* 4949da57d7bSbt * Tx ring settings and status 4959da57d7bSbt */ 4969da57d7bSbt uint32_t ring_size; /* Tx descriptor ring size */ 4979da57d7bSbt uint32_t free_list_size; /* Tx free list size */ 4989da57d7bSbt 4999da57d7bSbt boolean_t reschedule; 5009da57d7bSbt uint32_t recycle_fail; 5019da57d7bSbt uint32_t stall_watchdog; 5029da57d7bSbt 5039da57d7bSbt #ifdef IXGBE_DEBUG 5049da57d7bSbt /* 5059da57d7bSbt * Debug statistics 5069da57d7bSbt */ 5079da57d7bSbt uint32_t stat_overload; 5089da57d7bSbt uint32_t stat_fail_no_tbd; 5099da57d7bSbt uint32_t stat_fail_no_tcb; 5109da57d7bSbt uint32_t stat_fail_dma_bind; 5119da57d7bSbt uint32_t stat_reschedule; 512edf70dc9SPaul Guo uint32_t stat_break_tbd_limit; 513da14cebeSEric Cheng uint32_t stat_lso_header_fail; 5149da57d7bSbt #endif 5150dc2366fSVenugopal Iyer uint64_t stat_obytes; 5160dc2366fSVenugopal Iyer uint64_t stat_opackets; 5179da57d7bSbt 518da14cebeSEric Cheng mac_ring_handle_t ring_handle; 519da14cebeSEric Cheng 5209da57d7bSbt /* 5219da57d7bSbt * Pointer to the ixgbe struct 5229da57d7bSbt */ 5239da57d7bSbt struct ixgbe *ixgbe; 5249da57d7bSbt } ixgbe_tx_ring_t; 5259da57d7bSbt 5269da57d7bSbt /* 5279da57d7bSbt * Software Receive Ring 5289da57d7bSbt */ 529ea65739eSchenlu chen - Sun Microsystems - Beijing China typedef struct ixgbe_rx_data { 5309da57d7bSbt kmutex_t recycle_lock; /* Recycle lock, for rcb_tail */ 5319da57d7bSbt 5329da57d7bSbt /* 5339da57d7bSbt * Rx descriptor ring definitions 5349da57d7bSbt */ 5359da57d7bSbt dma_buffer_t rbd_area; /* DMA buffer of rx desc ring */ 5369da57d7bSbt union ixgbe_adv_rx_desc *rbd_ring; /* Rx desc ring */ 5379da57d7bSbt uint32_t rbd_next; /* Index of next rx desc */ 5389da57d7bSbt 5399da57d7bSbt /* 5409da57d7bSbt * Rx control block list definitions 5419da57d7bSbt */ 5429da57d7bSbt rx_control_block_t *rcb_area; 5439da57d7bSbt rx_control_block_t **work_list; /* Work list of rcbs */ 5449da57d7bSbt rx_control_block_t **free_list; /* Free list of rcbs */ 5459da57d7bSbt uint32_t rcb_head; /* Index of next free rcb */ 5469da57d7bSbt uint32_t rcb_tail; /* Index to put recycled rcb */ 5479da57d7bSbt uint32_t rcb_free; /* Number of free rcbs */ 5489da57d7bSbt 5499da57d7bSbt /* 550ea65739eSchenlu chen - Sun Microsystems - Beijing China * Rx sw ring settings and status 5519da57d7bSbt */ 5529da57d7bSbt uint32_t ring_size; /* Rx descriptor ring size */ 5539da57d7bSbt uint32_t free_list_size; /* Rx free list size */ 554ea65739eSchenlu chen - Sun Microsystems - Beijing China 555ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t rcb_pending; 556ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t flag; 557ea65739eSchenlu chen - Sun Microsystems - Beijing China 558ffd8e883SWinson Wang - Sun Microsystems - Beijing China uint32_t lro_num; /* Number of rcbs of one LRO */ 559ffd8e883SWinson Wang - Sun Microsystems - Beijing China uint32_t lro_first; /* Index of first LRO rcb */ 560ffd8e883SWinson Wang - Sun Microsystems - Beijing China 561ea65739eSchenlu chen - Sun Microsystems - Beijing China struct ixgbe_rx_ring *rx_ring; /* Pointer to rx ring */ 562ea65739eSchenlu chen - Sun Microsystems - Beijing China } ixgbe_rx_data_t; 563ea65739eSchenlu chen - Sun Microsystems - Beijing China 564ea65739eSchenlu chen - Sun Microsystems - Beijing China /* 565ea65739eSchenlu chen - Sun Microsystems - Beijing China * Software Data Structure for Rx Ring 566ea65739eSchenlu chen - Sun Microsystems - Beijing China */ 567ea65739eSchenlu chen - Sun Microsystems - Beijing China typedef struct ixgbe_rx_ring { 568ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t index; /* Ring index */ 5690dc2366fSVenugopal Iyer uint32_t group_index; /* Group index */ 5700dc2366fSVenugopal Iyer uint32_t hw_index; /* h/w ring index */ 571ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t intr_vector; /* Interrupt vector index */ 572ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t vect_bit; /* vector's bit in register */ 573ea65739eSchenlu chen - Sun Microsystems - Beijing China 574ea65739eSchenlu chen - Sun Microsystems - Beijing China ixgbe_rx_data_t *rx_data; /* Rx software ring */ 575ea65739eSchenlu chen - Sun Microsystems - Beijing China 576ea65739eSchenlu chen - Sun Microsystems - Beijing China kmutex_t rx_lock; /* Rx access lock */ 5779da57d7bSbt 5789da57d7bSbt #ifdef IXGBE_DEBUG 5799da57d7bSbt /* 5809da57d7bSbt * Debug statistics 5819da57d7bSbt */ 5829da57d7bSbt uint32_t stat_frame_error; 5839da57d7bSbt uint32_t stat_cksum_error; 5849da57d7bSbt uint32_t stat_exceed_pkt; 5859da57d7bSbt #endif 5860dc2366fSVenugopal Iyer uint64_t stat_rbytes; 5870dc2366fSVenugopal Iyer uint64_t stat_ipackets; 5889da57d7bSbt 589da14cebeSEric Cheng mac_ring_handle_t ring_handle; 590da14cebeSEric Cheng uint64_t ring_gen_num; 5919da57d7bSbt 592da14cebeSEric Cheng struct ixgbe *ixgbe; /* Pointer to ixgbe struct */ 5939da57d7bSbt } ixgbe_rx_ring_t; 594da14cebeSEric Cheng /* 595da14cebeSEric Cheng * Software Receive Ring Group 596da14cebeSEric Cheng */ 597da14cebeSEric Cheng typedef struct ixgbe_rx_group { 598da14cebeSEric Cheng uint32_t index; /* Group index */ 599da14cebeSEric Cheng mac_group_handle_t group_handle; /* call back group handle */ 600da14cebeSEric Cheng struct ixgbe *ixgbe; /* Pointer to ixgbe struct */ 601da14cebeSEric Cheng } ixgbe_rx_group_t; 602da14cebeSEric Cheng 6039da57d7bSbt /* 60473cd555cSBin Tu - Sun Microsystems - Beijing China * structure to map interrupt cleanup to msi-x vector 6059da57d7bSbt */ 60673cd555cSBin Tu - Sun Microsystems - Beijing China typedef struct ixgbe_intr_vector { 6079da57d7bSbt struct ixgbe *ixgbe; /* point to my adapter */ 6089da57d7bSbt ulong_t rx_map[BT_BITOUL(MAX_RX_QUEUE_NUM)]; /* bitmap of rx rings */ 6099da57d7bSbt int rxr_cnt; /* count rx rings */ 6109da57d7bSbt ulong_t tx_map[BT_BITOUL(MAX_TX_QUEUE_NUM)]; /* bitmap of tx rings */ 6119da57d7bSbt int txr_cnt; /* count tx rings */ 61273cd555cSBin Tu - Sun Microsystems - Beijing China ulong_t other_map[BT_BITOUL(2)]; /* bitmap of other */ 61373cd555cSBin Tu - Sun Microsystems - Beijing China int other_cnt; /* count other interrupt */ 61473cd555cSBin Tu - Sun Microsystems - Beijing China } ixgbe_intr_vector_t; 6159da57d7bSbt 6169da57d7bSbt /* 6179da57d7bSbt * Software adapter state 6189da57d7bSbt */ 6199da57d7bSbt typedef struct ixgbe { 6209da57d7bSbt int instance; 6219da57d7bSbt mac_handle_t mac_hdl; 6229da57d7bSbt dev_info_t *dip; 6239da57d7bSbt struct ixgbe_hw hw; 6249da57d7bSbt struct ixgbe_osdep osdep; 6259da57d7bSbt 62613740cb2SPaul Guo adapter_info_t *capab; /* adapter hardware capabilities */ 62762e6e1adSPaul Guo ddi_taskq_t *sfp_taskq; /* sfp-change taskq */ 628*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China ddi_taskq_t *overtemp_taskq; /* overtemp taskq */ 62913740cb2SPaul Guo uint32_t eims; /* interrupt mask setting */ 63073cd555cSBin Tu - Sun Microsystems - Beijing China uint32_t eimc; /* interrupt mask clear */ 63173cd555cSBin Tu - Sun Microsystems - Beijing China uint32_t eicr; /* interrupt cause reg */ 63213740cb2SPaul Guo 6339da57d7bSbt uint32_t ixgbe_state; 6349da57d7bSbt link_state_t link_state; 6359da57d7bSbt uint32_t link_speed; 6369da57d7bSbt uint32_t link_duplex; 6379da57d7bSbt 6389da57d7bSbt uint32_t reset_count; 6399da57d7bSbt uint32_t attach_progress; 6409da57d7bSbt uint32_t loopback_mode; 6419da57d7bSbt uint32_t default_mtu; 6429da57d7bSbt uint32_t max_frame_size; 6439da57d7bSbt 644ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t rcb_pending; 645ea65739eSchenlu chen - Sun Microsystems - Beijing China 6469da57d7bSbt /* 64773cd555cSBin Tu - Sun Microsystems - Beijing China * Each msi-x vector: map vector to interrupt cleanup 6489da57d7bSbt */ 64973cd555cSBin Tu - Sun Microsystems - Beijing China ixgbe_intr_vector_t vect_map[MAX_INTR_VECTOR]; 6509da57d7bSbt 6519da57d7bSbt /* 6529da57d7bSbt * Receive Rings 6539da57d7bSbt */ 6549da57d7bSbt ixgbe_rx_ring_t *rx_rings; /* Array of rx rings */ 6559da57d7bSbt uint32_t num_rx_rings; /* Number of rx rings in use */ 6569da57d7bSbt uint32_t rx_ring_size; /* Rx descriptor ring size */ 6579da57d7bSbt uint32_t rx_buf_size; /* Rx buffer size */ 658ffd8e883SWinson Wang - Sun Microsystems - Beijing China boolean_t lro_enable; /* Large Receive Offload */ 659ffd8e883SWinson Wang - Sun Microsystems - Beijing China uint64_t lro_pkt_count; /* LRO packet count */ 660da14cebeSEric Cheng /* 661da14cebeSEric Cheng * Receive Groups 662da14cebeSEric Cheng */ 663da14cebeSEric Cheng ixgbe_rx_group_t *rx_groups; /* Array of rx groups */ 664da14cebeSEric Cheng uint32_t num_rx_groups; /* Number of rx groups in use */ 665da14cebeSEric Cheng 6669da57d7bSbt /* 6679da57d7bSbt * Transmit Rings 6689da57d7bSbt */ 6699da57d7bSbt ixgbe_tx_ring_t *tx_rings; /* Array of tx rings */ 6709da57d7bSbt uint32_t num_tx_rings; /* Number of tx rings in use */ 6719da57d7bSbt uint32_t tx_ring_size; /* Tx descriptor ring size */ 6729da57d7bSbt uint32_t tx_buf_size; /* Tx buffer size */ 6739da57d7bSbt 674ea65739eSchenlu chen - Sun Microsystems - Beijing China boolean_t tx_ring_init; 6759da57d7bSbt boolean_t tx_head_wb_enable; /* Tx head wrtie-back */ 6769da57d7bSbt boolean_t tx_hcksum_enable; /* Tx h/w cksum offload */ 6779da57d7bSbt boolean_t lso_enable; /* Large Segment Offload */ 678da14cebeSEric Cheng boolean_t mr_enable; /* Multiple Tx and Rx Ring */ 679*5b6dd21fSchenlu chen - Sun Microsystems - Beijing China boolean_t relax_order_enable; /* Relax Order */ 6800dc2366fSVenugopal Iyer uint32_t classify_mode; /* Classification mode */ 6819da57d7bSbt uint32_t tx_copy_thresh; /* Tx copy threshold */ 6829da57d7bSbt uint32_t tx_recycle_thresh; /* Tx recycle threshold */ 6839da57d7bSbt uint32_t tx_overload_thresh; /* Tx overload threshold */ 6849da57d7bSbt uint32_t tx_resched_thresh; /* Tx reschedule threshold */ 6859da57d7bSbt boolean_t rx_hcksum_enable; /* Rx h/w cksum offload */ 6869da57d7bSbt uint32_t rx_copy_thresh; /* Rx copy threshold */ 6879da57d7bSbt uint32_t rx_limit_per_intr; /* Rx pkts per interrupt */ 68873cd555cSBin Tu - Sun Microsystems - Beijing China uint32_t intr_throttling[MAX_INTR_VECTOR]; 6899da57d7bSbt uint32_t intr_force; 6909da57d7bSbt int fm_capabilities; /* FMA capabilities */ 6919da57d7bSbt 6929da57d7bSbt int intr_type; 6939da57d7bSbt int intr_cnt; 6940dc2366fSVenugopal Iyer uint32_t intr_cnt_max; 6950dc2366fSVenugopal Iyer uint32_t intr_cnt_min; 6969da57d7bSbt int intr_cap; 6979da57d7bSbt size_t intr_size; 6989da57d7bSbt uint_t intr_pri; 6999da57d7bSbt ddi_intr_handle_t *htable; 7009da57d7bSbt uint32_t eims_mask; 7010dc2366fSVenugopal Iyer ddi_cb_handle_t cb_hdl; /* Interrupt callback handle */ 7029da57d7bSbt 7039da57d7bSbt kmutex_t gen_lock; /* General lock for device access */ 7049da57d7bSbt kmutex_t watchdog_lock; 705ea65739eSchenlu chen - Sun Microsystems - Beijing China kmutex_t rx_pending_lock; 7069da57d7bSbt 7079da57d7bSbt boolean_t watchdog_enable; 7089da57d7bSbt boolean_t watchdog_start; 7099da57d7bSbt timeout_id_t watchdog_tid; 7109da57d7bSbt 7119da57d7bSbt boolean_t unicst_init; 7129da57d7bSbt uint32_t unicst_avail; 7139da57d7bSbt uint32_t unicst_total; 7149da57d7bSbt ixgbe_ether_addr_t unicst_addr[MAX_NUM_UNICAST_ADDRESSES]; 7159da57d7bSbt uint32_t mcast_count; 7169da57d7bSbt struct ether_addr mcast_table[MAX_NUM_MULTICAST_ADDRESSES]; 7179da57d7bSbt 718da14cebeSEric Cheng ulong_t sys_page_size; 719da14cebeSEric Cheng 72062e6e1adSPaul Guo boolean_t link_check_complete; 72162e6e1adSPaul Guo hrtime_t link_check_hrtime; 72262e6e1adSPaul Guo ddi_periodic_t periodic_id; /* for link check timer func */ 72362e6e1adSPaul Guo 7249da57d7bSbt /* 7259da57d7bSbt * Kstat definitions 7269da57d7bSbt */ 7279da57d7bSbt kstat_t *ixgbe_ks; 7289da57d7bSbt 729ea65739eSchenlu chen - Sun Microsystems - Beijing China uint32_t param_en_10000fdx_cap:1, 730ea65739eSchenlu chen - Sun Microsystems - Beijing China param_en_1000fdx_cap:1, 731ea65739eSchenlu chen - Sun Microsystems - Beijing China param_en_100fdx_cap:1, 732ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_10000fdx_cap:1, 733ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_1000fdx_cap:1, 734ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_100fdx_cap:1, 735ea65739eSchenlu chen - Sun Microsystems - Beijing China param_pause_cap:1, 736ea65739eSchenlu chen - Sun Microsystems - Beijing China param_asym_pause_cap:1, 737ea65739eSchenlu chen - Sun Microsystems - Beijing China param_rem_fault:1, 738ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_autoneg_cap:1, 739ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_pause_cap:1, 740ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_asym_pause_cap:1, 741ea65739eSchenlu chen - Sun Microsystems - Beijing China param_adv_rem_fault:1, 742ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_10000fdx_cap:1, 743ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_1000fdx_cap:1, 744ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_100fdx_cap:1, 745ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_autoneg_cap:1, 746ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_pause_cap:1, 747ea65739eSchenlu chen - Sun Microsystems - Beijing China param_lp_asym_pause_cap:1, 7481fedc51fSWinson Wang - Sun Microsystems - Beijing China param_lp_rem_fault:1, 749ea65739eSchenlu chen - Sun Microsystems - Beijing China param_pad_to_32:12; 7509da57d7bSbt } ixgbe_t; 7519da57d7bSbt 7529da57d7bSbt typedef struct ixgbe_stat { 7539da57d7bSbt kstat_named_t link_speed; /* Link Speed */ 754da14cebeSEric Cheng 7559da57d7bSbt kstat_named_t reset_count; /* Reset Count */ 7569da57d7bSbt 7579da57d7bSbt kstat_named_t rx_frame_error; /* Rx Error in Packet */ 7589da57d7bSbt kstat_named_t rx_cksum_error; /* Rx Checksum Error */ 7599da57d7bSbt kstat_named_t rx_exceed_pkt; /* Rx Exceed Max Pkt Count */ 7609da57d7bSbt 7619da57d7bSbt kstat_named_t tx_overload; /* Tx Desc Ring Overload */ 7629da57d7bSbt kstat_named_t tx_fail_no_tcb; /* Tx Fail Freelist Empty */ 7639da57d7bSbt kstat_named_t tx_fail_no_tbd; /* Tx Fail Desc Ring Empty */ 7649da57d7bSbt kstat_named_t tx_fail_dma_bind; /* Tx Fail DMA bind */ 7659da57d7bSbt kstat_named_t tx_reschedule; /* Tx Reschedule */ 7669da57d7bSbt 7679da57d7bSbt kstat_named_t gprc; /* Good Packets Received Count */ 7689da57d7bSbt kstat_named_t gptc; /* Good Packets Xmitted Count */ 7699da57d7bSbt kstat_named_t gor; /* Good Octets Received Count */ 7709da57d7bSbt kstat_named_t got; /* Good Octets Xmitd Count */ 7719da57d7bSbt kstat_named_t prc64; /* Packets Received - 64b */ 7729da57d7bSbt kstat_named_t prc127; /* Packets Received - 65-127b */ 7739da57d7bSbt kstat_named_t prc255; /* Packets Received - 127-255b */ 7749da57d7bSbt kstat_named_t prc511; /* Packets Received - 256-511b */ 7759da57d7bSbt kstat_named_t prc1023; /* Packets Received - 511-1023b */ 7769da57d7bSbt kstat_named_t prc1522; /* Packets Received - 1024-1522b */ 7779da57d7bSbt kstat_named_t ptc64; /* Packets Xmitted (64b) */ 7789da57d7bSbt kstat_named_t ptc127; /* Packets Xmitted (64-127b) */ 7799da57d7bSbt kstat_named_t ptc255; /* Packets Xmitted (128-255b) */ 7809da57d7bSbt kstat_named_t ptc511; /* Packets Xmitted (255-511b) */ 7819da57d7bSbt kstat_named_t ptc1023; /* Packets Xmitted (512-1023b) */ 7829da57d7bSbt kstat_named_t ptc1522; /* Packets Xmitted (1024-1522b */ 783da14cebeSEric Cheng kstat_named_t qprc[16]; /* Queue Packets Received Count */ 784da14cebeSEric Cheng kstat_named_t qptc[16]; /* Queue Packets Transmitted Count */ 785da14cebeSEric Cheng kstat_named_t qbrc[16]; /* Queue Bytes Received Count */ 786da14cebeSEric Cheng kstat_named_t qbtc[16]; /* Queue Bytes Transmitted Count */ 787da14cebeSEric Cheng 7889da57d7bSbt kstat_named_t crcerrs; /* CRC Error Count */ 7899da57d7bSbt kstat_named_t illerrc; /* Illegal Byte Error Count */ 7909da57d7bSbt kstat_named_t errbc; /* Error Byte Count */ 7919da57d7bSbt kstat_named_t mspdc; /* MAC Short Packet Discard Count */ 7929da57d7bSbt kstat_named_t mpc; /* Missed Packets Count */ 7939da57d7bSbt kstat_named_t mlfc; /* MAC Local Fault Count */ 7949da57d7bSbt kstat_named_t mrfc; /* MAC Remote Fault Count */ 7959da57d7bSbt kstat_named_t rlec; /* Receive Length Error Count */ 7969da57d7bSbt kstat_named_t lxontxc; /* Link XON Transmitted Count */ 7979da57d7bSbt kstat_named_t lxonrxc; /* Link XON Received Count */ 7989da57d7bSbt kstat_named_t lxofftxc; /* Link XOFF Transmitted Count */ 7999da57d7bSbt kstat_named_t lxoffrxc; /* Link XOFF Received Count */ 8009da57d7bSbt kstat_named_t bprc; /* Broadcasts Pkts Received Count */ 8019da57d7bSbt kstat_named_t mprc; /* Multicast Pkts Received Count */ 8029da57d7bSbt kstat_named_t rnbc; /* Receive No Buffers Count */ 8039da57d7bSbt kstat_named_t ruc; /* Receive Undersize Count */ 8049da57d7bSbt kstat_named_t rfc; /* Receive Frag Count */ 8059da57d7bSbt kstat_named_t roc; /* Receive Oversize Count */ 8069da57d7bSbt kstat_named_t rjc; /* Receive Jabber Count */ 8079da57d7bSbt kstat_named_t tor; /* Total Octets Recvd Count */ 808f27d3025Sgg kstat_named_t tot; /* Total Octets Xmitted Count */ 8099da57d7bSbt kstat_named_t tpr; /* Total Packets Received */ 8109da57d7bSbt kstat_named_t tpt; /* Total Packets Xmitted */ 8119da57d7bSbt kstat_named_t mptc; /* Multicast Packets Xmited Count */ 8129da57d7bSbt kstat_named_t bptc; /* Broadcast Packets Xmited Count */ 813ffd8e883SWinson Wang - Sun Microsystems - Beijing China kstat_named_t lroc; /* LRO Packets Received Count */ 8149da57d7bSbt } ixgbe_stat_t; 8159da57d7bSbt 8169da57d7bSbt /* 8179da57d7bSbt * Function prototypes in ixgbe_buf.c 8189da57d7bSbt */ 8199da57d7bSbt int ixgbe_alloc_dma(ixgbe_t *); 8209da57d7bSbt void ixgbe_free_dma(ixgbe_t *); 821837c1ac4SStephen Hanson void ixgbe_set_fma_flags(int); 822ea65739eSchenlu chen - Sun Microsystems - Beijing China void ixgbe_free_dma_buffer(dma_buffer_t *); 823ea65739eSchenlu chen - Sun Microsystems - Beijing China int ixgbe_alloc_rx_ring_data(ixgbe_rx_ring_t *rx_ring); 824ea65739eSchenlu chen - Sun Microsystems - Beijing China void ixgbe_free_rx_ring_data(ixgbe_rx_data_t *rx_data); 8259da57d7bSbt 8269da57d7bSbt /* 8279da57d7bSbt * Function prototypes in ixgbe_main.c 8289da57d7bSbt */ 829ea65739eSchenlu chen - Sun Microsystems - Beijing China int ixgbe_start(ixgbe_t *, boolean_t); 830ea65739eSchenlu chen - Sun Microsystems - Beijing China void ixgbe_stop(ixgbe_t *, boolean_t); 8319da57d7bSbt int ixgbe_driver_setup_link(ixgbe_t *, boolean_t); 8329da57d7bSbt int ixgbe_multicst_add(ixgbe_t *, const uint8_t *); 8339da57d7bSbt int ixgbe_multicst_remove(ixgbe_t *, const uint8_t *); 8349da57d7bSbt enum ioc_reply ixgbe_loopback_ioctl(ixgbe_t *, struct iocblk *, mblk_t *); 8359da57d7bSbt 8369da57d7bSbt void ixgbe_enable_watchdog_timer(ixgbe_t *); 8379da57d7bSbt void ixgbe_disable_watchdog_timer(ixgbe_t *); 8389da57d7bSbt int ixgbe_atomic_reserve(uint32_t *, uint32_t); 8399da57d7bSbt 8409da57d7bSbt int ixgbe_check_acc_handle(ddi_acc_handle_t handle); 8419da57d7bSbt int ixgbe_check_dma_handle(ddi_dma_handle_t handle); 8429da57d7bSbt void ixgbe_fm_ereport(ixgbe_t *, char *); 8439da57d7bSbt 844da14cebeSEric Cheng void ixgbe_fill_ring(void *, mac_ring_type_t, const int, const int, 845da14cebeSEric Cheng mac_ring_info_t *, mac_ring_handle_t); 846da14cebeSEric Cheng void ixgbe_fill_group(void *arg, mac_ring_type_t, const int, 847da14cebeSEric Cheng mac_group_info_t *, mac_group_handle_t); 848da14cebeSEric Cheng int ixgbe_rx_ring_intr_enable(mac_intr_handle_t); 849da14cebeSEric Cheng int ixgbe_rx_ring_intr_disable(mac_intr_handle_t); 850da14cebeSEric Cheng 8519da57d7bSbt /* 8529da57d7bSbt * Function prototypes in ixgbe_gld.c 8539da57d7bSbt */ 8549da57d7bSbt int ixgbe_m_start(void *); 8559da57d7bSbt void ixgbe_m_stop(void *); 8569da57d7bSbt int ixgbe_m_promisc(void *, boolean_t); 8579da57d7bSbt int ixgbe_m_multicst(void *, boolean_t, const uint8_t *); 8589da57d7bSbt void ixgbe_m_resources(void *); 8599da57d7bSbt void ixgbe_m_ioctl(void *, queue_t *, mblk_t *); 8609da57d7bSbt boolean_t ixgbe_m_getcapab(void *, mac_capab_t, void *); 861ea65739eSchenlu chen - Sun Microsystems - Beijing China int ixgbe_m_setprop(void *, const char *, mac_prop_id_t, uint_t, const void *); 8620dc2366fSVenugopal Iyer int ixgbe_m_getprop(void *, const char *, mac_prop_id_t, uint_t, void *); 8630dc2366fSVenugopal Iyer void ixgbe_m_propinfo(void *, const char *, mac_prop_id_t, 8640dc2366fSVenugopal Iyer mac_prop_info_handle_t); 865ea65739eSchenlu chen - Sun Microsystems - Beijing China int ixgbe_set_priv_prop(ixgbe_t *, const char *, uint_t, const void *); 8660dc2366fSVenugopal Iyer int ixgbe_get_priv_prop(ixgbe_t *, const char *, uint_t, void *); 867ea65739eSchenlu chen - Sun Microsystems - Beijing China boolean_t ixgbe_param_locked(mac_prop_id_t); 8689da57d7bSbt 8699da57d7bSbt /* 8709da57d7bSbt * Function prototypes in ixgbe_rx.c 8719da57d7bSbt */ 872da14cebeSEric Cheng mblk_t *ixgbe_ring_rx(ixgbe_rx_ring_t *, int); 8739da57d7bSbt void ixgbe_rx_recycle(caddr_t arg); 874da14cebeSEric Cheng mblk_t *ixgbe_ring_rx_poll(void *, int); 8759da57d7bSbt 8769da57d7bSbt /* 8779da57d7bSbt * Function prototypes in ixgbe_tx.c 8789da57d7bSbt */ 879da14cebeSEric Cheng mblk_t *ixgbe_ring_tx(void *, mblk_t *); 8809da57d7bSbt void ixgbe_free_tcb(tx_control_block_t *); 8819da57d7bSbt void ixgbe_put_free_list(ixgbe_tx_ring_t *, link_list_t *); 8829da57d7bSbt uint32_t ixgbe_tx_recycle_legacy(ixgbe_tx_ring_t *); 8839da57d7bSbt uint32_t ixgbe_tx_recycle_head_wb(ixgbe_tx_ring_t *); 8849da57d7bSbt 8859da57d7bSbt /* 8869da57d7bSbt * Function prototypes in ixgbe_log.c 8879da57d7bSbt */ 8889da57d7bSbt void ixgbe_notice(void *, const char *, ...); 8899da57d7bSbt void ixgbe_log(void *, const char *, ...); 8909da57d7bSbt void ixgbe_error(void *, const char *, ...); 8919da57d7bSbt 8929da57d7bSbt /* 8939da57d7bSbt * Function prototypes in ixgbe_stat.c 8949da57d7bSbt */ 8959da57d7bSbt int ixgbe_init_stats(ixgbe_t *); 8960dc2366fSVenugopal Iyer int ixgbe_m_stat(void *, uint_t, uint64_t *); 8970dc2366fSVenugopal Iyer int ixgbe_rx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *); 8980dc2366fSVenugopal Iyer int ixgbe_tx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *); 8999da57d7bSbt 9009da57d7bSbt #ifdef __cplusplus 9019da57d7bSbt } 9029da57d7bSbt #endif 9039da57d7bSbt 9049da57d7bSbt #endif /* _IXGBE_SW_H */ 905