175eba5b6SRobert Mustacchi /******************************************************************************
275eba5b6SRobert Mustacchi 
375eba5b6SRobert Mustacchi   Copyright (c) 2001-2013, Intel Corporation
475eba5b6SRobert Mustacchi   All rights reserved.
575eba5b6SRobert Mustacchi 
675eba5b6SRobert Mustacchi   Redistribution and use in source and binary forms, with or without
775eba5b6SRobert Mustacchi   modification, are permitted provided that the following conditions are met:
875eba5b6SRobert Mustacchi 
975eba5b6SRobert Mustacchi    1. Redistributions of source code must retain the above copyright notice,
1075eba5b6SRobert Mustacchi       this list of conditions and the following disclaimer.
1175eba5b6SRobert Mustacchi 
1275eba5b6SRobert Mustacchi    2. Redistributions in binary form must reproduce the above copyright
1375eba5b6SRobert Mustacchi       notice, this list of conditions and the following disclaimer in the
1475eba5b6SRobert Mustacchi       documentation and/or other materials provided with the distribution.
1575eba5b6SRobert Mustacchi 
1675eba5b6SRobert Mustacchi    3. Neither the name of the Intel Corporation nor the names of its
1775eba5b6SRobert Mustacchi       contributors may be used to endorse or promote products derived from
1875eba5b6SRobert Mustacchi       this software without specific prior written permission.
1975eba5b6SRobert Mustacchi 
2075eba5b6SRobert Mustacchi   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
2175eba5b6SRobert Mustacchi   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2275eba5b6SRobert Mustacchi   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2375eba5b6SRobert Mustacchi   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
2475eba5b6SRobert Mustacchi   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2575eba5b6SRobert Mustacchi   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2675eba5b6SRobert Mustacchi   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2775eba5b6SRobert Mustacchi   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2875eba5b6SRobert Mustacchi   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2975eba5b6SRobert Mustacchi   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3075eba5b6SRobert Mustacchi   POSSIBILITY OF SUCH DAMAGE.
3175eba5b6SRobert Mustacchi 
3275eba5b6SRobert Mustacchi ******************************************************************************/
3375eba5b6SRobert Mustacchi /*$FreeBSD$*/
3475eba5b6SRobert Mustacchi 
3575eba5b6SRobert Mustacchi #ifndef _E1000_DEFINES_H_
3675eba5b6SRobert Mustacchi #define _E1000_DEFINES_H_
3775eba5b6SRobert Mustacchi 
3875eba5b6SRobert Mustacchi /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
3975eba5b6SRobert Mustacchi #define REQ_TX_DESCRIPTOR_MULTIPLE  8
4075eba5b6SRobert Mustacchi #define REQ_RX_DESCRIPTOR_MULTIPLE  8
4175eba5b6SRobert Mustacchi 
4275eba5b6SRobert Mustacchi /* Definitions for power management and wakeup registers */
4375eba5b6SRobert Mustacchi /* Wake Up Control */
4475eba5b6SRobert Mustacchi #define E1000_WUC_APME		0x00000001 /* APM Enable */
4575eba5b6SRobert Mustacchi #define E1000_WUC_PME_EN	0x00000002 /* PME Enable */
4675eba5b6SRobert Mustacchi #define E1000_WUC_PHY_WAKE	0x00000100 /* if PHY supports wakeup */
4775eba5b6SRobert Mustacchi 
4875eba5b6SRobert Mustacchi /* Wake Up Filter Control */
4975eba5b6SRobert Mustacchi #define E1000_WUFC_LNKC	0x00000001 /* Link Status Change Wakeup Enable */
5075eba5b6SRobert Mustacchi #define E1000_WUFC_MAG	0x00000002 /* Magic Packet Wakeup Enable */
5175eba5b6SRobert Mustacchi #define E1000_WUFC_EX	0x00000004 /* Directed Exact Wakeup Enable */
5275eba5b6SRobert Mustacchi #define E1000_WUFC_MC	0x00000008 /* Directed Multicast Wakeup Enable */
5375eba5b6SRobert Mustacchi #define E1000_WUFC_BC	0x00000010 /* Broadcast Wakeup Enable */
5475eba5b6SRobert Mustacchi #define E1000_WUFC_ARP	0x00000020 /* ARP Request Packet Wakeup Enable */
5575eba5b6SRobert Mustacchi #define E1000_WUFC_IPV4	0x00000040 /* Directed IPv4 Packet Wakeup Enable */
5675eba5b6SRobert Mustacchi #define E1000_WUFC_FLX0		0x00010000 /* Flexible Filter 0 Enable */
5775eba5b6SRobert Mustacchi 
5875eba5b6SRobert Mustacchi /* Wake Up Status */
5975eba5b6SRobert Mustacchi #define E1000_WUS_LNKC		E1000_WUFC_LNKC
6075eba5b6SRobert Mustacchi #define E1000_WUS_MAG		E1000_WUFC_MAG
6175eba5b6SRobert Mustacchi #define E1000_WUS_EX		E1000_WUFC_EX
6275eba5b6SRobert Mustacchi #define E1000_WUS_MC		E1000_WUFC_MC
6375eba5b6SRobert Mustacchi #define E1000_WUS_BC		E1000_WUFC_BC
6475eba5b6SRobert Mustacchi 
6575eba5b6SRobert Mustacchi /* Extended Device Control */
6675eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LPCD		0x00000004 /* LCD Power Cycle Done */
6775eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP4_DATA	0x00000010 /* SW Definable Pin 4 data */
6875eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP6_DATA	0x00000040 /* SW Definable Pin 6 data */
6975eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP3_DATA	0x00000080 /* SW Definable Pin 3 data */
7075eba5b6SRobert Mustacchi /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */
7175eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP4_DIR	0x00000100 /* Direction of SDP4 0=in 1=out */
7275eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP6_DIR	0x00000400 /* Direction of SDP6 0=in 1=out */
7375eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SDP3_DIR	0x00000800 /* Direction of SDP3 0=in 1=out */
7475eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_FORCE_SMBUS	0x00000800 /* Force SMBus mode */
7575eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_EE_RST	0x00002000 /* Reinitialize from EEPROM */
7675eba5b6SRobert Mustacchi /* Physical Func Reset Done Indication */
7775eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_PFRSTD	0x00004000
7875eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_SPD_BYPS	0x00008000 /* Speed Select Bypass */
7975eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_RO_DIS	0x00020000 /* Relaxed Ordering disable */
8075eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_DMA_DYN_CLK_EN	0x00080000 /* DMA Dynamic Clk Gating */
8175eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_MASK	0x00C00000
8275eba5b6SRobert Mustacchi /* Offset of the link mode field in Ctrl Ext register */
8375eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_OFFSET	22
8475eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX	0x00400000
8575eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_GMII	0x00000000
8675eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
8775eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LINK_MODE_SGMII	0x00800000
8875eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_EIAME		0x01000000
8975eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_IRCA		0x00000001
9075eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_DRV_LOAD		0x10000000 /* Drv loaded bit for FW */
9175eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_IAME		0x08000000 /* Int ACK Auto-mask */
9275eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_PBA_CLR		0x80000000 /* PBA Clear */
9375eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_LSECCK		0x00001000
9475eba5b6SRobert Mustacchi #define E1000_CTRL_EXT_PHYPDEN		0x00100000
9575eba5b6SRobert Mustacchi #define E1000_I2CCMD_REG_ADDR_SHIFT	16
9675eba5b6SRobert Mustacchi #define E1000_I2CCMD_PHY_ADDR_SHIFT	24
9775eba5b6SRobert Mustacchi #define E1000_I2CCMD_OPCODE_READ	0x08000000
9875eba5b6SRobert Mustacchi #define E1000_I2CCMD_OPCODE_WRITE	0x00000000
9975eba5b6SRobert Mustacchi #define E1000_I2CCMD_READY		0x20000000
10075eba5b6SRobert Mustacchi #define E1000_I2CCMD_ERROR		0x80000000
10175eba5b6SRobert Mustacchi #define E1000_I2CCMD_SFP_DATA_ADDR(a)	(0x0000 + (a))
10275eba5b6SRobert Mustacchi #define E1000_I2CCMD_SFP_DIAG_ADDR(a)	(0x0100 + (a))
10375eba5b6SRobert Mustacchi #define E1000_MAX_SGMII_PHY_REG_ADDR	255
10475eba5b6SRobert Mustacchi #define E1000_I2CCMD_PHY_TIMEOUT	200
10575eba5b6SRobert Mustacchi #define E1000_IVAR_VALID	0x80
10675eba5b6SRobert Mustacchi #define E1000_GPIE_NSICR	0x00000001
10775eba5b6SRobert Mustacchi #define E1000_GPIE_MSIX_MODE	0x00000010
10875eba5b6SRobert Mustacchi #define E1000_GPIE_EIAME	0x40000000
10975eba5b6SRobert Mustacchi #define E1000_GPIE_PBA		0x80000000
11075eba5b6SRobert Mustacchi 
11175eba5b6SRobert Mustacchi /* Receive Descriptor bit definitions */
11275eba5b6SRobert Mustacchi #define E1000_RXD_STAT_DD	0x01    /* Descriptor Done */
11375eba5b6SRobert Mustacchi #define E1000_RXD_STAT_EOP	0x02    /* End of Packet */
11475eba5b6SRobert Mustacchi #define E1000_RXD_STAT_IXSM	0x04    /* Ignore checksum */
11575eba5b6SRobert Mustacchi #define E1000_RXD_STAT_VP	0x08    /* IEEE VLAN Packet */
11675eba5b6SRobert Mustacchi #define E1000_RXD_STAT_UDPCS	0x10    /* UDP xsum calculated */
11775eba5b6SRobert Mustacchi #define E1000_RXD_STAT_TCPCS	0x20    /* TCP xsum calculated */
11875eba5b6SRobert Mustacchi #define E1000_RXD_STAT_IPCS	0x40    /* IP xsum calculated */
11975eba5b6SRobert Mustacchi #define E1000_RXD_STAT_PIF	0x80    /* passed in-exact filter */
12075eba5b6SRobert Mustacchi #define E1000_RXD_STAT_IPIDV	0x200   /* IP identification valid */
12175eba5b6SRobert Mustacchi #define E1000_RXD_STAT_UDPV	0x400   /* Valid UDP checksum */
12275eba5b6SRobert Mustacchi #define E1000_RXD_STAT_DYNINT	0x800   /* Pkt caused INT via DYNINT */
12375eba5b6SRobert Mustacchi #define E1000_RXD_ERR_CE	0x01    /* CRC Error */
12475eba5b6SRobert Mustacchi #define E1000_RXD_ERR_SE	0x02    /* Symbol Error */
12575eba5b6SRobert Mustacchi #define E1000_RXD_ERR_SEQ	0x04    /* Sequence Error */
12675eba5b6SRobert Mustacchi #define E1000_RXD_ERR_CXE	0x10    /* Carrier Extension Error */
12775eba5b6SRobert Mustacchi #define E1000_RXD_ERR_TCPE	0x20    /* TCP/UDP Checksum Error */
12875eba5b6SRobert Mustacchi #define E1000_RXD_ERR_IPE	0x40    /* IP Checksum Error */
12975eba5b6SRobert Mustacchi #define E1000_RXD_ERR_RXE	0x80    /* Rx Data Error */
13075eba5b6SRobert Mustacchi #define E1000_RXD_SPC_VLAN_MASK	0x0FFF  /* VLAN ID is in lower 12 bits */
13175eba5b6SRobert Mustacchi 
13275eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_TST	0x00000100 /* Time Stamp taken */
13375eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_LB		0x00040000
13475eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_CE		0x01000000
13575eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_SE		0x02000000
13675eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_SEQ	0x04000000
13775eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_CXE	0x10000000
13875eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_TCPE	0x20000000
13975eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_IPE	0x40000000
14075eba5b6SRobert Mustacchi #define E1000_RXDEXT_STATERR_RXE	0x80000000
14175eba5b6SRobert Mustacchi 
14275eba5b6SRobert Mustacchi /* mask to determine if packets should be dropped due to frame errors */
14375eba5b6SRobert Mustacchi #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
14475eba5b6SRobert Mustacchi 	E1000_RXD_ERR_CE  |		\
14575eba5b6SRobert Mustacchi 	E1000_RXD_ERR_SE  |		\
14675eba5b6SRobert Mustacchi 	E1000_RXD_ERR_SEQ |		\
14775eba5b6SRobert Mustacchi 	E1000_RXD_ERR_CXE |		\
14875eba5b6SRobert Mustacchi 	E1000_RXD_ERR_RXE)
14975eba5b6SRobert Mustacchi 
15075eba5b6SRobert Mustacchi /* Same mask, but for extended and packet split descriptors */
15175eba5b6SRobert Mustacchi #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
15275eba5b6SRobert Mustacchi 	E1000_RXDEXT_STATERR_CE  |	\
15375eba5b6SRobert Mustacchi 	E1000_RXDEXT_STATERR_SE  |	\
15475eba5b6SRobert Mustacchi 	E1000_RXDEXT_STATERR_SEQ |	\
15575eba5b6SRobert Mustacchi 	E1000_RXDEXT_STATERR_CXE |	\
15675eba5b6SRobert Mustacchi 	E1000_RXDEXT_STATERR_RXE)
15775eba5b6SRobert Mustacchi 
15875eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_MASK		0xFFFF0000
15975eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_IPV4_TCP		0x00010000
16075eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_IPV4		0x00020000
16175eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX	0x00040000
16275eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_IPV6		0x00100000
16375eba5b6SRobert Mustacchi #define E1000_MRQC_RSS_FIELD_IPV6_TCP		0x00200000
16475eba5b6SRobert Mustacchi 
16575eba5b6SRobert Mustacchi #define E1000_RXDPS_HDRSTAT_HDRSP		0x00008000
16675eba5b6SRobert Mustacchi 
16775eba5b6SRobert Mustacchi /* Management Control */
16875eba5b6SRobert Mustacchi #define E1000_MANC_SMBUS_EN	0x00000001 /* SMBus Enabled - RO */
16975eba5b6SRobert Mustacchi #define E1000_MANC_ASF_EN	0x00000002 /* ASF Enabled - RO */
17075eba5b6SRobert Mustacchi #define E1000_MANC_ARP_EN	0x00002000 /* Enable ARP Request Filtering */
17175eba5b6SRobert Mustacchi #define E1000_MANC_RCV_TCO_EN	0x00020000 /* Receive TCO Packets Enabled */
17275eba5b6SRobert Mustacchi #define E1000_MANC_BLK_PHY_RST_ON_IDE	0x00040000 /* Block phy resets */
17375eba5b6SRobert Mustacchi /* Enable MAC address filtering */
17475eba5b6SRobert Mustacchi #define E1000_MANC_EN_MAC_ADDR_FILTER	0x00100000
17575eba5b6SRobert Mustacchi /* Enable MNG packets to host memory */
17675eba5b6SRobert Mustacchi #define E1000_MANC_EN_MNG2HOST		0x00200000
17775eba5b6SRobert Mustacchi 
17875eba5b6SRobert Mustacchi #define E1000_MANC2H_PORT_623		0x00000020 /* Port 0x26f */
17975eba5b6SRobert Mustacchi #define E1000_MANC2H_PORT_664		0x00000040 /* Port 0x298 */
18075eba5b6SRobert Mustacchi #define E1000_MDEF_PORT_623		0x00000800 /* Port 0x26f */
18175eba5b6SRobert Mustacchi #define E1000_MDEF_PORT_664		0x00000400 /* Port 0x298 */
18275eba5b6SRobert Mustacchi 
18375eba5b6SRobert Mustacchi /* Receive Control */
18475eba5b6SRobert Mustacchi #define E1000_RCTL_RST		0x00000001 /* Software reset */
18575eba5b6SRobert Mustacchi #define E1000_RCTL_EN		0x00000002 /* enable */
18675eba5b6SRobert Mustacchi #define E1000_RCTL_SBP		0x00000004 /* store bad packet */
18775eba5b6SRobert Mustacchi #define E1000_RCTL_UPE		0x00000008 /* unicast promisc enable */
18875eba5b6SRobert Mustacchi #define E1000_RCTL_MPE		0x00000010 /* multicast promisc enable */
18975eba5b6SRobert Mustacchi #define E1000_RCTL_LPE		0x00000020 /* long packet enable */
19075eba5b6SRobert Mustacchi #define E1000_RCTL_LBM_NO	0x00000000 /* no loopback mode */
19175eba5b6SRobert Mustacchi #define E1000_RCTL_LBM_MAC	0x00000040 /* MAC loopback mode */
19275eba5b6SRobert Mustacchi #define E1000_RCTL_LBM_TCVR	0x000000C0 /* tcvr loopback mode */
19375eba5b6SRobert Mustacchi #define E1000_RCTL_DTYP_PS	0x00000400 /* Packet Split descriptor */
19475eba5b6SRobert Mustacchi #define E1000_RCTL_RDMTS_HALF	0x00000000 /* Rx desc min thresh size */
19575eba5b6SRobert Mustacchi #define E1000_RCTL_MO_SHIFT	12 /* multicast offset shift */
19675eba5b6SRobert Mustacchi #define E1000_RCTL_MO_3		0x00003000 /* multicast offset 15:4 */
19775eba5b6SRobert Mustacchi #define E1000_RCTL_BAM		0x00008000 /* broadcast enable */
19875eba5b6SRobert Mustacchi /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
19975eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_2048	0x00000000 /* Rx buffer size 2048 */
20075eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_1024	0x00010000 /* Rx buffer size 1024 */
20175eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_512	0x00020000 /* Rx buffer size 512 */
20275eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_256	0x00030000 /* Rx buffer size 256 */
20375eba5b6SRobert Mustacchi /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
20475eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_16384	0x00010000 /* Rx buffer size 16384 */
20575eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_8192	0x00020000 /* Rx buffer size 8192 */
20675eba5b6SRobert Mustacchi #define E1000_RCTL_SZ_4096	0x00030000 /* Rx buffer size 4096 */
20775eba5b6SRobert Mustacchi #define E1000_RCTL_VFE		0x00040000 /* vlan filter enable */
20875eba5b6SRobert Mustacchi #define E1000_RCTL_CFIEN	0x00080000 /* canonical form enable */
20975eba5b6SRobert Mustacchi #define E1000_RCTL_CFI		0x00100000 /* canonical form indicator */
21075eba5b6SRobert Mustacchi #define E1000_RCTL_DPF		0x00400000 /* discard pause frames */
21175eba5b6SRobert Mustacchi #define E1000_RCTL_PMCF		0x00800000 /* pass MAC control frames */
21275eba5b6SRobert Mustacchi #define E1000_RCTL_BSEX		0x02000000 /* Buffer size extension */
21375eba5b6SRobert Mustacchi #define E1000_RCTL_SECRC	0x04000000 /* Strip Ethernet CRC */
21475eba5b6SRobert Mustacchi 
21575eba5b6SRobert Mustacchi /* Use byte values for the following shift parameters
21675eba5b6SRobert Mustacchi  * Usage:
21775eba5b6SRobert Mustacchi  *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
21875eba5b6SRobert Mustacchi  *		  E1000_PSRCTL_BSIZE0_MASK) |
21975eba5b6SRobert Mustacchi  *		((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
22075eba5b6SRobert Mustacchi  *		  E1000_PSRCTL_BSIZE1_MASK) |
22175eba5b6SRobert Mustacchi  *		((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
22275eba5b6SRobert Mustacchi  *		  E1000_PSRCTL_BSIZE2_MASK) |
22375eba5b6SRobert Mustacchi  *		((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
22475eba5b6SRobert Mustacchi  *		  E1000_PSRCTL_BSIZE3_MASK))
22575eba5b6SRobert Mustacchi  * where value0 = [128..16256],  default=256
22675eba5b6SRobert Mustacchi  *       value1 = [1024..64512], default=4096
22775eba5b6SRobert Mustacchi  *       value2 = [0..64512],    default=4096
22875eba5b6SRobert Mustacchi  *       value3 = [0..64512],    default=0
22975eba5b6SRobert Mustacchi  */
23075eba5b6SRobert Mustacchi 
23175eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE0_MASK	0x0000007F
23275eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE1_MASK	0x00003F00
23375eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE2_MASK	0x003F0000
23475eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE3_MASK	0x3F000000
23575eba5b6SRobert Mustacchi 
23675eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE0_SHIFT	7    /* Shift _right_ 7 */
23775eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE1_SHIFT	2    /* Shift _right_ 2 */
23875eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE2_SHIFT	6    /* Shift _left_ 6 */
23975eba5b6SRobert Mustacchi #define E1000_PSRCTL_BSIZE3_SHIFT	14   /* Shift _left_ 14 */
24075eba5b6SRobert Mustacchi 
24175eba5b6SRobert Mustacchi /* SWFW_SYNC Definitions */
24275eba5b6SRobert Mustacchi #define E1000_SWFW_EEP_SM	0x01
24375eba5b6SRobert Mustacchi #define E1000_SWFW_PHY0_SM	0x02
24475eba5b6SRobert Mustacchi #define E1000_SWFW_PHY1_SM	0x04
24575eba5b6SRobert Mustacchi #define E1000_SWFW_CSR_SM	0x08
24675eba5b6SRobert Mustacchi #define E1000_SWFW_PHY2_SM	0x20
24775eba5b6SRobert Mustacchi #define E1000_SWFW_PHY3_SM	0x40
24875eba5b6SRobert Mustacchi #define E1000_SWFW_SW_MNG_SM	0x400
24975eba5b6SRobert Mustacchi 
25075eba5b6SRobert Mustacchi /* Device Control */
25175eba5b6SRobert Mustacchi #define E1000_CTRL_FD		0x00000001  /* Full duplex.0=half; 1=full */
25275eba5b6SRobert Mustacchi #define E1000_CTRL_PRIOR	0x00000004  /* Priority on PCI. 0=rx,1=fair */
25375eba5b6SRobert Mustacchi #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master reqs */
25475eba5b6SRobert Mustacchi #define E1000_CTRL_LRST		0x00000008  /* Link reset. 0=normal,1=reset */
25575eba5b6SRobert Mustacchi #define E1000_CTRL_ASDE		0x00000020  /* Auto-speed detect enable */
25675eba5b6SRobert Mustacchi #define E1000_CTRL_SLU		0x00000040  /* Set link up (Force Link) */
25775eba5b6SRobert Mustacchi #define E1000_CTRL_ILOS		0x00000080  /* Invert Loss-Of Signal */
25875eba5b6SRobert Mustacchi #define E1000_CTRL_SPD_SEL	0x00000300  /* Speed Select Mask */
25975eba5b6SRobert Mustacchi #define E1000_CTRL_SPD_10	0x00000000  /* Force 10Mb */
26075eba5b6SRobert Mustacchi #define E1000_CTRL_SPD_100	0x00000100  /* Force 100Mb */
26175eba5b6SRobert Mustacchi #define E1000_CTRL_SPD_1000	0x00000200  /* Force 1Gb */
26275eba5b6SRobert Mustacchi #define E1000_CTRL_FRCSPD	0x00000800  /* Force Speed */
26375eba5b6SRobert Mustacchi #define E1000_CTRL_FRCDPX	0x00001000  /* Force Duplex */
26475eba5b6SRobert Mustacchi #define E1000_CTRL_LANPHYPC_OVERRIDE	0x00010000 /* SW control of LANPHYPC */
26575eba5b6SRobert Mustacchi #define E1000_CTRL_LANPHYPC_VALUE	0x00020000 /* SW value of LANPHYPC */
26675eba5b6SRobert Mustacchi #define E1000_CTRL_MEHE		0x00080000 /* Memory Error Handling Enable */
26775eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIN0	0x00040000 /* SWDPIN 0 value */
26875eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIN1	0x00080000 /* SWDPIN 1 value */
26975eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIN2	0x00100000 /* SWDPIN 2 value */
27075eba5b6SRobert Mustacchi #define E1000_CTRL_ADVD3WUC	0x00100000 /* D3 WUC */
27175eba5b6SRobert Mustacchi #define E1000_CTRL_EN_PHY_PWR_MGMT	0x00200000 /* PHY PM enable */
27275eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIN3	0x00200000 /* SWDPIN 3 value */
27375eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIO0	0x00400000 /* SWDPIN 0 Input or output */
27475eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIO2	0x01000000 /* SWDPIN 2 input or output */
27575eba5b6SRobert Mustacchi #define E1000_CTRL_SWDPIO3	0x02000000 /* SWDPIN 3 input or output */
27675eba5b6SRobert Mustacchi #define E1000_CTRL_RST		0x04000000 /* Global reset */
27775eba5b6SRobert Mustacchi #define E1000_CTRL_RFCE		0x08000000 /* Receive Flow Control enable */
27875eba5b6SRobert Mustacchi #define E1000_CTRL_TFCE		0x10000000 /* Transmit flow control enable */
27975eba5b6SRobert Mustacchi #define E1000_CTRL_VME		0x40000000 /* IEEE VLAN mode enable */
28075eba5b6SRobert Mustacchi #define E1000_CTRL_PHY_RST	0x80000000 /* PHY Reset */
28175eba5b6SRobert Mustacchi #define E1000_CTRL_I2C_ENA	0x02000000 /* I2C enable */
28275eba5b6SRobert Mustacchi 
28375eba5b6SRobert Mustacchi #define E1000_CTRL_MDIO_DIR		E1000_CTRL_SWDPIO2
28475eba5b6SRobert Mustacchi #define E1000_CTRL_MDIO			E1000_CTRL_SWDPIN2
28575eba5b6SRobert Mustacchi #define E1000_CTRL_MDC_DIR		E1000_CTRL_SWDPIO3
28675eba5b6SRobert Mustacchi #define E1000_CTRL_MDC			E1000_CTRL_SWDPIN3
28775eba5b6SRobert Mustacchi 
28875eba5b6SRobert Mustacchi #define E1000_CONNSW_ENRGSRC		0x4
28975eba5b6SRobert Mustacchi #define E1000_CONNSW_PHYSD		0x400
290*13485e69SGarrett D'Amore #define	E1000_CONNSW_PHY_PDN		0x800
29175eba5b6SRobert Mustacchi #define E1000_CONNSW_SERDESD		0x200
292*13485e69SGarrett D'Amore #define	E1000_CONNSW_AUTOSENSE_CONF	0x2
293*13485e69SGarrett D'Amore #define	E1000_CONNSW_AUTOSENSE_EN	0x1
29475eba5b6SRobert Mustacchi #define E1000_PCS_CFG_PCS_EN		8
29575eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FLV_LINK_UP	1
29675eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FSV_10		0
29775eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FSV_100		2
29875eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FSV_1000		4
29975eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FDV_FULL		8
30075eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FSD		0x10
30175eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FORCE_LINK	0x20
30275eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_FORCE_FCTRL	0x80
30375eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_AN_ENABLE	0x10000
30475eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_AN_RESTART	0x20000
30575eba5b6SRobert Mustacchi #define E1000_PCS_LCTL_AN_TIMEOUT	0x40000
30675eba5b6SRobert Mustacchi #define E1000_ENABLE_SERDES_LOOPBACK	0x0410
30775eba5b6SRobert Mustacchi 
30875eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_LINK_OK		1
30975eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_SPEED_100	2
31075eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_SPEED_1000	4
31175eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_DUPLEX_FULL	8
31275eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_SYNK_OK		0x10
31375eba5b6SRobert Mustacchi #define E1000_PCS_LSTS_AN_COMPLETE	0x10000
31475eba5b6SRobert Mustacchi 
31575eba5b6SRobert Mustacchi /* Device Status */
31675eba5b6SRobert Mustacchi #define E1000_STATUS_FD			0x00000001 /* Duplex 0=half 1=full */
31775eba5b6SRobert Mustacchi #define E1000_STATUS_LU			0x00000002 /* Link up.0=no,1=link */
31875eba5b6SRobert Mustacchi #define E1000_STATUS_FUNC_MASK		0x0000000C /* PCI Function Mask */
31975eba5b6SRobert Mustacchi #define E1000_STATUS_FUNC_SHIFT		2
32075eba5b6SRobert Mustacchi #define E1000_STATUS_FUNC_1		0x00000004 /* Function 1 */
32175eba5b6SRobert Mustacchi #define E1000_STATUS_TXOFF		0x00000010 /* transmission paused */
32275eba5b6SRobert Mustacchi #define E1000_STATUS_SPEED_MASK	0x000000C0
32375eba5b6SRobert Mustacchi #define E1000_STATUS_SPEED_10		0x00000000 /* Speed 10Mb/s */
32475eba5b6SRobert Mustacchi #define E1000_STATUS_SPEED_100		0x00000040 /* Speed 100Mb/s */
32575eba5b6SRobert Mustacchi #define E1000_STATUS_SPEED_1000		0x00000080 /* Speed 1000Mb/s */
32675eba5b6SRobert Mustacchi #define E1000_STATUS_LAN_INIT_DONE	0x00000200 /* Lan Init Compltn by NVM */
32775eba5b6SRobert Mustacchi #define E1000_STATUS_PHYRA		0x00000400 /* PHY Reset Asserted */
32875eba5b6SRobert Mustacchi #define E1000_STATUS_GIO_MASTER_ENABLE	0x00080000 /* Master request status */
32975eba5b6SRobert Mustacchi #define E1000_STATUS_PCI66		0x00000800 /* In 66Mhz slot */
33075eba5b6SRobert Mustacchi #define E1000_STATUS_BUS64		0x00001000 /* In 64 bit slot */
331*13485e69SGarrett D'Amore #define	E1000_STATUS_2P5_SKU		0x00001000 /* Val of 2.5GBE SKU strap */
332*13485e69SGarrett D'Amore #define	E1000_STATUS_2P5_SKU_OVER	0x00002000 /* Val of 2.5GBE SKU Over */
33375eba5b6SRobert Mustacchi #define E1000_STATUS_PCIX_MODE		0x00002000 /* PCI-X mode */
33475eba5b6SRobert Mustacchi #define E1000_STATUS_PCIX_SPEED		0x0000C000 /* PCI-X bus speed */
33575eba5b6SRobert Mustacchi 
33675eba5b6SRobert Mustacchi /* Constants used to interpret the masked PCI-X bus speed. */
33775eba5b6SRobert Mustacchi #define E1000_STATUS_PCIX_SPEED_66	0x00000000 /* PCI-X bus spd 50-66MHz */
33875eba5b6SRobert Mustacchi #define E1000_STATUS_PCIX_SPEED_100	0x00004000 /* PCI-X bus spd 66-100MHz */
33975eba5b6SRobert Mustacchi #define E1000_STATUS_PCIX_SPEED_133	0x00008000 /* PCI-X bus spd 100-133MHz*/
34075eba5b6SRobert Mustacchi 
34175eba5b6SRobert Mustacchi #define SPEED_10	10
34275eba5b6SRobert Mustacchi #define SPEED_100	100
34375eba5b6SRobert Mustacchi #define SPEED_1000	1000
344*13485e69SGarrett D'Amore #define	SPEED_2500	2500
34575eba5b6SRobert Mustacchi #define HALF_DUPLEX	1
34675eba5b6SRobert Mustacchi #define FULL_DUPLEX	2
34775eba5b6SRobert Mustacchi 
34875eba5b6SRobert Mustacchi #define PHY_FORCE_TIME	20
34975eba5b6SRobert Mustacchi 
35075eba5b6SRobert Mustacchi #define ADVERTISE_10_HALF		0x0001
35175eba5b6SRobert Mustacchi #define ADVERTISE_10_FULL		0x0002
35275eba5b6SRobert Mustacchi #define ADVERTISE_100_HALF		0x0004
35375eba5b6SRobert Mustacchi #define ADVERTISE_100_FULL		0x0008
35475eba5b6SRobert Mustacchi #define ADVERTISE_1000_HALF		0x0010 /* Not used, just FYI */
35575eba5b6SRobert Mustacchi #define ADVERTISE_1000_FULL		0x0020
35675eba5b6SRobert Mustacchi 
35775eba5b6SRobert Mustacchi /* 1000/H is not supported, nor spec-compliant. */
35875eba5b6SRobert Mustacchi #define E1000_ALL_SPEED_DUPLEX	( \
35975eba5b6SRobert Mustacchi 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
36075eba5b6SRobert Mustacchi 	ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
36175eba5b6SRobert Mustacchi #define E1000_ALL_NOT_GIG	( \
36275eba5b6SRobert Mustacchi 	ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
36375eba5b6SRobert Mustacchi 	ADVERTISE_100_FULL)
36475eba5b6SRobert Mustacchi #define E1000_ALL_100_SPEED	(ADVERTISE_100_HALF | ADVERTISE_100_FULL)
36575eba5b6SRobert Mustacchi #define E1000_ALL_10_SPEED	(ADVERTISE_10_HALF | ADVERTISE_10_FULL)
36675eba5b6SRobert Mustacchi #define E1000_ALL_HALF_DUPLEX	(ADVERTISE_10_HALF | ADVERTISE_100_HALF)
36775eba5b6SRobert Mustacchi 
36875eba5b6SRobert Mustacchi #define AUTONEG_ADVERTISE_SPEED_DEFAULT		E1000_ALL_SPEED_DUPLEX
36975eba5b6SRobert Mustacchi 
37075eba5b6SRobert Mustacchi /* LED Control */
37175eba5b6SRobert Mustacchi #define E1000_PHY_LED0_MODE_MASK	0x00000007
37275eba5b6SRobert Mustacchi #define E1000_PHY_LED0_IVRT		0x00000008
37375eba5b6SRobert Mustacchi #define E1000_PHY_LED0_MASK		0x0000001F
37475eba5b6SRobert Mustacchi 
37575eba5b6SRobert Mustacchi #define E1000_LEDCTL_LED0_MODE_MASK	0x0000000F
37675eba5b6SRobert Mustacchi #define E1000_LEDCTL_LED0_MODE_SHIFT	0
37775eba5b6SRobert Mustacchi #define E1000_LEDCTL_LED0_IVRT		0x00000040
37875eba5b6SRobert Mustacchi #define E1000_LEDCTL_LED0_BLINK		0x00000080
37975eba5b6SRobert Mustacchi 
38075eba5b6SRobert Mustacchi #define E1000_LEDCTL_MODE_LINK_UP	0x2
38175eba5b6SRobert Mustacchi #define E1000_LEDCTL_MODE_LED_ON	0xE
38275eba5b6SRobert Mustacchi #define E1000_LEDCTL_MODE_LED_OFF	0xF
38375eba5b6SRobert Mustacchi 
38475eba5b6SRobert Mustacchi /* Transmit Descriptor bit definitions */
38575eba5b6SRobert Mustacchi #define E1000_TXD_DTYP_D	0x00100000 /* Data Descriptor */
38675eba5b6SRobert Mustacchi #define E1000_TXD_DTYP_C	0x00000000 /* Context Descriptor */
38775eba5b6SRobert Mustacchi #define E1000_TXD_POPTS_IXSM	0x01       /* Insert IP checksum */
38875eba5b6SRobert Mustacchi #define E1000_TXD_POPTS_TXSM	0x02       /* Insert TCP/UDP checksum */
38975eba5b6SRobert Mustacchi #define E1000_TXD_CMD_EOP	0x01000000 /* End of Packet */
39075eba5b6SRobert Mustacchi #define E1000_TXD_CMD_IFCS	0x02000000 /* Insert FCS (Ethernet CRC) */
39175eba5b6SRobert Mustacchi #define E1000_TXD_CMD_IC	0x04000000 /* Insert Checksum */
39275eba5b6SRobert Mustacchi #define E1000_TXD_CMD_RS	0x08000000 /* Report Status */
39375eba5b6SRobert Mustacchi #define E1000_TXD_CMD_RPS	0x10000000 /* Report Packet Sent */
39475eba5b6SRobert Mustacchi #define E1000_TXD_CMD_DEXT	0x20000000 /* Desc extension (0 = legacy) */
39575eba5b6SRobert Mustacchi #define E1000_TXD_CMD_VLE	0x40000000 /* Add VLAN tag */
39675eba5b6SRobert Mustacchi #define E1000_TXD_CMD_IDE	0x80000000 /* Enable Tidv register */
39775eba5b6SRobert Mustacchi #define E1000_TXD_STAT_DD	0x00000001 /* Descriptor Done */
39875eba5b6SRobert Mustacchi #define E1000_TXD_STAT_EC	0x00000002 /* Excess Collisions */
39975eba5b6SRobert Mustacchi #define E1000_TXD_STAT_LC	0x00000004 /* Late Collisions */
40075eba5b6SRobert Mustacchi #define E1000_TXD_STAT_TU	0x00000008 /* Transmit underrun */
40175eba5b6SRobert Mustacchi #define E1000_TXD_CMD_TCP	0x01000000 /* TCP packet */
40275eba5b6SRobert Mustacchi #define E1000_TXD_CMD_IP	0x02000000 /* IP packet */
40375eba5b6SRobert Mustacchi #define E1000_TXD_CMD_TSE	0x04000000 /* TCP Seg enable */
40475eba5b6SRobert Mustacchi #define E1000_TXD_STAT_TC	0x00000004 /* Tx Underrun */
40575eba5b6SRobert Mustacchi #define E1000_TXD_EXTCMD_TSTAMP	0x00000010 /* IEEE1588 Timestamp packet */
40675eba5b6SRobert Mustacchi 
40775eba5b6SRobert Mustacchi /* Transmit Control */
40875eba5b6SRobert Mustacchi #define E1000_TCTL_EN		0x00000002 /* enable Tx */
40975eba5b6SRobert Mustacchi #define E1000_TCTL_PSP		0x00000008 /* pad short packets */
41075eba5b6SRobert Mustacchi #define E1000_TCTL_CT		0x00000ff0 /* collision threshold */
41175eba5b6SRobert Mustacchi #define E1000_TCTL_COLD		0x003ff000 /* collision distance */
41275eba5b6SRobert Mustacchi #define E1000_TCTL_RTLC		0x01000000 /* Re-transmit on late collision */
41375eba5b6SRobert Mustacchi #define E1000_TCTL_MULR		0x10000000 /* Multiple request support */
41475eba5b6SRobert Mustacchi 
41575eba5b6SRobert Mustacchi /* Transmit Arbitration Count */
41675eba5b6SRobert Mustacchi #define E1000_TARC0_ENABLE	0x00000400 /* Enable Tx Queue 0 */
41775eba5b6SRobert Mustacchi 
41875eba5b6SRobert Mustacchi /* SerDes Control */
41975eba5b6SRobert Mustacchi #define E1000_SCTL_DISABLE_SERDES_LOOPBACK	0x0400
42075eba5b6SRobert Mustacchi #define E1000_SCTL_ENABLE_SERDES_LOOPBACK	0x0410
42175eba5b6SRobert Mustacchi 
42275eba5b6SRobert Mustacchi /* Receive Checksum Control */
42375eba5b6SRobert Mustacchi #define E1000_RXCSUM_IPOFL	0x00000100 /* IPv4 checksum offload */
42475eba5b6SRobert Mustacchi #define E1000_RXCSUM_TUOFL	0x00000200 /* TCP / UDP checksum offload */
42575eba5b6SRobert Mustacchi #define E1000_RXCSUM_CRCOFL	0x00000800 /* CRC32 offload enable */
42675eba5b6SRobert Mustacchi #define E1000_RXCSUM_IPPCSE	0x00001000 /* IP payload checksum enable */
42775eba5b6SRobert Mustacchi #define E1000_RXCSUM_PCSD	0x00002000 /* packet checksum disabled */
42875eba5b6SRobert Mustacchi 
42975eba5b6SRobert Mustacchi /* Header split receive */
43075eba5b6SRobert Mustacchi #define E1000_RFCTL_NFSW_DIS		0x00000040
43175eba5b6SRobert Mustacchi #define E1000_RFCTL_NFSR_DIS		0x00000080
43275eba5b6SRobert Mustacchi #define E1000_RFCTL_ACK_DIS		0x00001000
43375eba5b6SRobert Mustacchi #define E1000_RFCTL_EXTEN		0x00008000
43475eba5b6SRobert Mustacchi #define E1000_RFCTL_IPV6_EX_DIS		0x00010000
43575eba5b6SRobert Mustacchi #define E1000_RFCTL_NEW_IPV6_EXT_DIS	0x00020000
43675eba5b6SRobert Mustacchi #define E1000_RFCTL_LEF			0x00040000
43775eba5b6SRobert Mustacchi 
43875eba5b6SRobert Mustacchi /* Collision related configuration parameters */
43975eba5b6SRobert Mustacchi #define E1000_COLLISION_THRESHOLD	15
44075eba5b6SRobert Mustacchi #define E1000_CT_SHIFT			4
44175eba5b6SRobert Mustacchi #define E1000_COLLISION_DISTANCE	63
44275eba5b6SRobert Mustacchi #define E1000_COLD_SHIFT		12
44375eba5b6SRobert Mustacchi 
44475eba5b6SRobert Mustacchi /* Default values for the transmit IPG register */
44575eba5b6SRobert Mustacchi #define DEFAULT_82542_TIPG_IPGT		10
44675eba5b6SRobert Mustacchi #define DEFAULT_82543_TIPG_IPGT_FIBER	9
44775eba5b6SRobert Mustacchi #define DEFAULT_82543_TIPG_IPGT_COPPER	8
44875eba5b6SRobert Mustacchi 
44975eba5b6SRobert Mustacchi #define E1000_TIPG_IPGT_MASK		0x000003FF
45075eba5b6SRobert Mustacchi 
45175eba5b6SRobert Mustacchi #define DEFAULT_82542_TIPG_IPGR1	2
45275eba5b6SRobert Mustacchi #define DEFAULT_82543_TIPG_IPGR1	8
45375eba5b6SRobert Mustacchi #define E1000_TIPG_IPGR1_SHIFT		10
45475eba5b6SRobert Mustacchi 
45575eba5b6SRobert Mustacchi #define DEFAULT_82542_TIPG_IPGR2	10
45675eba5b6SRobert Mustacchi #define DEFAULT_82543_TIPG_IPGR2	6
45775eba5b6SRobert Mustacchi #define DEFAULT_80003ES2LAN_TIPG_IPGR2	7
45875eba5b6SRobert Mustacchi #define E1000_TIPG_IPGR2_SHIFT		20
45975eba5b6SRobert Mustacchi 
46075eba5b6SRobert Mustacchi /* Ethertype field values */
46175eba5b6SRobert Mustacchi #define ETHERNET_IEEE_VLAN_TYPE		0x8100  /* 802.3ac packet */
46275eba5b6SRobert Mustacchi 
46375eba5b6SRobert Mustacchi #define ETHERNET_FCS_SIZE		4
46475eba5b6SRobert Mustacchi #define MAX_JUMBO_FRAME_SIZE		0x3F00
46575eba5b6SRobert Mustacchi 
46675eba5b6SRobert Mustacchi /* Extended Configuration Control and Size */
46775eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP	0x00000020
46875eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE	0x00000001
46975eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE	0x00000008
47075eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_SWFLAG		0x00000020
47175eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_GATE_PHY_CFG		0x00000080
47275eba5b6SRobert Mustacchi #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK	0x00FF0000
47375eba5b6SRobert Mustacchi #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT	16
47475eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK	0x0FFF0000
47575eba5b6SRobert Mustacchi #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT	16
47675eba5b6SRobert Mustacchi 
47775eba5b6SRobert Mustacchi #define E1000_PHY_CTRL_D0A_LPLU			0x00000002
47875eba5b6SRobert Mustacchi #define E1000_PHY_CTRL_NOND0A_LPLU		0x00000004
47975eba5b6SRobert Mustacchi #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE	0x00000008
48075eba5b6SRobert Mustacchi #define E1000_PHY_CTRL_GBE_DISABLE		0x00000040
48175eba5b6SRobert Mustacchi 
48275eba5b6SRobert Mustacchi #define E1000_KABGTXD_BGSQLBIAS			0x00050000
48375eba5b6SRobert Mustacchi 
48475eba5b6SRobert Mustacchi /* Low Power IDLE Control */
48575eba5b6SRobert Mustacchi #define E1000_LPIC_LPIET_SHIFT		24	/* Low Power Idle Entry Time */
48675eba5b6SRobert Mustacchi 
48775eba5b6SRobert Mustacchi /* PBA constants */
48875eba5b6SRobert Mustacchi #define E1000_PBA_8K		0x0008    /* 8KB */
48975eba5b6SRobert Mustacchi #define E1000_PBA_10K		0x000A    /* 10KB */
49075eba5b6SRobert Mustacchi #define E1000_PBA_12K		0x000C    /* 12KB */
49175eba5b6SRobert Mustacchi #define E1000_PBA_14K		0x000E    /* 14KB */
49275eba5b6SRobert Mustacchi #define E1000_PBA_16K		0x0010    /* 16KB */
49375eba5b6SRobert Mustacchi #define E1000_PBA_18K		0x0012
49475eba5b6SRobert Mustacchi #define E1000_PBA_20K		0x0014
49575eba5b6SRobert Mustacchi #define E1000_PBA_22K		0x0016
49675eba5b6SRobert Mustacchi #define E1000_PBA_24K		0x0018
49775eba5b6SRobert Mustacchi #define E1000_PBA_26K		0x001A
49875eba5b6SRobert Mustacchi #define E1000_PBA_30K		0x001E
49975eba5b6SRobert Mustacchi #define E1000_PBA_32K		0x0020
50075eba5b6SRobert Mustacchi #define E1000_PBA_34K		0x0022
50175eba5b6SRobert Mustacchi #define E1000_PBA_35K		0x0023
50275eba5b6SRobert Mustacchi #define E1000_PBA_38K		0x0026
50375eba5b6SRobert Mustacchi #define E1000_PBA_40K		0x0028
50475eba5b6SRobert Mustacchi #define E1000_PBA_48K		0x0030    /* 48KB */
50575eba5b6SRobert Mustacchi #define E1000_PBA_64K		0x0040    /* 64KB */
50675eba5b6SRobert Mustacchi 
50775eba5b6SRobert Mustacchi #define E1000_PBA_RXA_MASK	0xFFFF
50875eba5b6SRobert Mustacchi 
50975eba5b6SRobert Mustacchi #define E1000_PBS_16K		E1000_PBA_16K
51075eba5b6SRobert Mustacchi 
51175eba5b6SRobert Mustacchi /* Uncorrectable/correctable ECC Error counts and enable bits */
51275eba5b6SRobert Mustacchi #define E1000_PBECCSTS_CORR_ERR_CNT_MASK	0x000000FF
51375eba5b6SRobert Mustacchi #define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK	0x0000FF00
51475eba5b6SRobert Mustacchi #define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT	8
51575eba5b6SRobert Mustacchi #define E1000_PBECCSTS_ECC_ENABLE		0x00010000
51675eba5b6SRobert Mustacchi 
51775eba5b6SRobert Mustacchi #define IFS_MAX			80
51875eba5b6SRobert Mustacchi #define IFS_MIN			40
51975eba5b6SRobert Mustacchi #define IFS_RATIO		4
52075eba5b6SRobert Mustacchi #define IFS_STEP		10
52175eba5b6SRobert Mustacchi #define MIN_NUM_XMITS		1000
52275eba5b6SRobert Mustacchi 
52375eba5b6SRobert Mustacchi /* SW Semaphore Register */
52475eba5b6SRobert Mustacchi #define E1000_SWSM_SMBI		0x00000001 /* Driver Semaphore bit */
52575eba5b6SRobert Mustacchi #define E1000_SWSM_SWESMBI	0x00000002 /* FW Semaphore bit */
52675eba5b6SRobert Mustacchi #define E1000_SWSM_DRV_LOAD	0x00000008 /* Driver Loaded Bit */
52775eba5b6SRobert Mustacchi 
52875eba5b6SRobert Mustacchi #define E1000_SWSM2_LOCK	0x00000002 /* Secondary driver semaphore bit */
52975eba5b6SRobert Mustacchi 
53075eba5b6SRobert Mustacchi /* Interrupt Cause Read */
53175eba5b6SRobert Mustacchi #define E1000_ICR_TXDW		0x00000001 /* Transmit desc written back */
53275eba5b6SRobert Mustacchi #define E1000_ICR_TXQE		0x00000002 /* Transmit Queue empty */
53375eba5b6SRobert Mustacchi #define E1000_ICR_LSC		0x00000004 /* Link Status Change */
53475eba5b6SRobert Mustacchi #define E1000_ICR_RXSEQ		0x00000008 /* Rx sequence error */
53575eba5b6SRobert Mustacchi #define E1000_ICR_RXDMT0	0x00000010 /* Rx desc min. threshold (0) */
53675eba5b6SRobert Mustacchi #define E1000_ICR_RXO		0x00000040 /* Rx overrun */
53775eba5b6SRobert Mustacchi #define E1000_ICR_RXT0		0x00000080 /* Rx timer intr (ring 0) */
53875eba5b6SRobert Mustacchi #define E1000_ICR_VMMB		0x00000100 /* VM MB event */
53975eba5b6SRobert Mustacchi #define E1000_ICR_RXCFG		0x00000400 /* Rx /c/ ordered set */
54075eba5b6SRobert Mustacchi #define E1000_ICR_GPI_EN0	0x00000800 /* GP Int 0 */
54175eba5b6SRobert Mustacchi #define E1000_ICR_GPI_EN1	0x00001000 /* GP Int 1 */
54275eba5b6SRobert Mustacchi #define E1000_ICR_GPI_EN2	0x00002000 /* GP Int 2 */
54375eba5b6SRobert Mustacchi #define E1000_ICR_GPI_EN3	0x00004000 /* GP Int 3 */
54475eba5b6SRobert Mustacchi #define E1000_ICR_TXD_LOW	0x00008000
54575eba5b6SRobert Mustacchi #define E1000_ICR_MNG		0x00040000 /* Manageability event */
54675eba5b6SRobert Mustacchi #define E1000_ICR_ECCER		0x00400000 /* Uncorrectable ECC Error */
54775eba5b6SRobert Mustacchi #define E1000_ICR_TS		0x00080000 /* Time Sync Interrupt */
54875eba5b6SRobert Mustacchi #define E1000_ICR_DRSTA		0x40000000 /* Device Reset Asserted */
54975eba5b6SRobert Mustacchi /* If this bit asserted, the driver should claim the interrupt */
55075eba5b6SRobert Mustacchi #define E1000_ICR_INT_ASSERTED	0x80000000
55175eba5b6SRobert Mustacchi #define E1000_ICR_DOUTSYNC	0x10000000 /* NIC DMA out of sync */
55275eba5b6SRobert Mustacchi #define E1000_ICR_RXQ0		0x00100000 /* Rx Queue 0 Interrupt */
55375eba5b6SRobert Mustacchi #define E1000_ICR_RXQ1		0x00200000 /* Rx Queue 1 Interrupt */
55475eba5b6SRobert Mustacchi #define E1000_ICR_TXQ0		0x00400000 /* Tx Queue 0 Interrupt */
55575eba5b6SRobert Mustacchi #define E1000_ICR_TXQ1		0x00800000 /* Tx Queue 1 Interrupt */
55675eba5b6SRobert Mustacchi #define E1000_ICR_OTHER		0x01000000 /* Other Interrupts */
55775eba5b6SRobert Mustacchi #define E1000_ICR_FER		0x00400000 /* Fatal Error */
55875eba5b6SRobert Mustacchi 
55975eba5b6SRobert Mustacchi #define E1000_ICR_THS		0x00800000 /* ICR.THS: Thermal Sensor Event*/
56075eba5b6SRobert Mustacchi #define E1000_ICR_MDDET		0x10000000 /* Malicious Driver Detect */
56175eba5b6SRobert Mustacchi 
56275eba5b6SRobert Mustacchi #define E1000_ITR_MASK		0x000FFFFF /* ITR value bitfield */
56375eba5b6SRobert Mustacchi #define E1000_ITR_MULT		256 /* ITR mulitplier in nsec */
56475eba5b6SRobert Mustacchi 
56575eba5b6SRobert Mustacchi /* PBA ECC Register */
56675eba5b6SRobert Mustacchi #define E1000_PBA_ECC_COUNTER_MASK	0xFFF00000 /* ECC counter mask */
56775eba5b6SRobert Mustacchi #define E1000_PBA_ECC_COUNTER_SHIFT	20 /* ECC counter shift value */
56875eba5b6SRobert Mustacchi #define E1000_PBA_ECC_CORR_EN	0x00000001 /* Enable ECC error correction */
56975eba5b6SRobert Mustacchi #define E1000_PBA_ECC_STAT_CLR	0x00000002 /* Clear ECC error counter */
57075eba5b6SRobert Mustacchi #define E1000_PBA_ECC_INT_EN	0x00000004 /* Enable ICR bit 5 on ECC error */
57175eba5b6SRobert Mustacchi 
57275eba5b6SRobert Mustacchi /* Extended Interrupt Cause Read */
57375eba5b6SRobert Mustacchi #define E1000_EICR_RX_QUEUE0	0x00000001 /* Rx Queue 0 Interrupt */
57475eba5b6SRobert Mustacchi #define E1000_EICR_RX_QUEUE1	0x00000002 /* Rx Queue 1 Interrupt */
57575eba5b6SRobert Mustacchi #define E1000_EICR_RX_QUEUE2	0x00000004 /* Rx Queue 2 Interrupt */
57675eba5b6SRobert Mustacchi #define E1000_EICR_RX_QUEUE3	0x00000008 /* Rx Queue 3 Interrupt */
57775eba5b6SRobert Mustacchi #define E1000_EICR_TX_QUEUE0	0x00000100 /* Tx Queue 0 Interrupt */
57875eba5b6SRobert Mustacchi #define E1000_EICR_TX_QUEUE1	0x00000200 /* Tx Queue 1 Interrupt */
57975eba5b6SRobert Mustacchi #define E1000_EICR_TX_QUEUE2	0x00000400 /* Tx Queue 2 Interrupt */
58075eba5b6SRobert Mustacchi #define E1000_EICR_TX_QUEUE3	0x00000800 /* Tx Queue 3 Interrupt */
58175eba5b6SRobert Mustacchi #define E1000_EICR_TCP_TIMER	0x40000000 /* TCP Timer */
58275eba5b6SRobert Mustacchi #define E1000_EICR_OTHER	0x80000000 /* Interrupt Cause Active */
58375eba5b6SRobert Mustacchi /* TCP Timer */
58475eba5b6SRobert Mustacchi #define E1000_TCPTIMER_KS	0x00000100 /* KickStart */
58575eba5b6SRobert Mustacchi #define E1000_TCPTIMER_COUNT_ENABLE	0x00000200 /* Count Enable */
58675eba5b6SRobert Mustacchi #define E1000_TCPTIMER_COUNT_FINISH	0x00000400 /* Count finish */
58775eba5b6SRobert Mustacchi #define E1000_TCPTIMER_LOOP	0x00000800 /* Loop */
58875eba5b6SRobert Mustacchi 
58975eba5b6SRobert Mustacchi /* This defines the bits that are set in the Interrupt Mask
59075eba5b6SRobert Mustacchi  * Set/Read Register.  Each bit is documented below:
59175eba5b6SRobert Mustacchi  *   o RXT0   = Receiver Timer Interrupt (ring 0)
59275eba5b6SRobert Mustacchi  *   o TXDW   = Transmit Descriptor Written Back
59375eba5b6SRobert Mustacchi  *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
59475eba5b6SRobert Mustacchi  *   o RXSEQ  = Receive Sequence Error
59575eba5b6SRobert Mustacchi  *   o LSC    = Link Status Change
59675eba5b6SRobert Mustacchi  */
59775eba5b6SRobert Mustacchi #define IMS_ENABLE_MASK ( \
59875eba5b6SRobert Mustacchi 	E1000_IMS_RXT0   |    \
59975eba5b6SRobert Mustacchi 	E1000_IMS_TXDW   |    \
60075eba5b6SRobert Mustacchi 	E1000_IMS_RXDMT0 |    \
60175eba5b6SRobert Mustacchi 	E1000_IMS_RXSEQ  |    \
60275eba5b6SRobert Mustacchi 	E1000_IMS_LSC)
60375eba5b6SRobert Mustacchi 
60475eba5b6SRobert Mustacchi /* Interrupt Mask Set */
60575eba5b6SRobert Mustacchi #define E1000_IMS_TXDW		E1000_ICR_TXDW    /* Tx desc written back */
60675eba5b6SRobert Mustacchi #define E1000_IMS_TXQE		E1000_ICR_TXQE    /* Transmit Queue empty */
60775eba5b6SRobert Mustacchi #define E1000_IMS_LSC		E1000_ICR_LSC     /* Link Status Change */
60875eba5b6SRobert Mustacchi #define E1000_IMS_VMMB		E1000_ICR_VMMB    /* Mail box activity */
60975eba5b6SRobert Mustacchi #define E1000_IMS_RXSEQ		E1000_ICR_RXSEQ   /* Rx sequence error */
61075eba5b6SRobert Mustacchi #define E1000_IMS_RXDMT0	E1000_ICR_RXDMT0  /* Rx desc min. threshold */
61175eba5b6SRobert Mustacchi #define E1000_IMS_RXO		E1000_ICR_RXO     /* Rx overrun */
61275eba5b6SRobert Mustacchi #define E1000_IMS_RXT0		E1000_ICR_RXT0    /* Rx timer intr */
61375eba5b6SRobert Mustacchi #define E1000_IMS_TXD_LOW	E1000_ICR_TXD_LOW
61475eba5b6SRobert Mustacchi #define E1000_IMS_ECCER		E1000_ICR_ECCER   /* Uncorrectable ECC Error */
61575eba5b6SRobert Mustacchi #define E1000_IMS_TS		E1000_ICR_TS      /* Time Sync Interrupt */
61675eba5b6SRobert Mustacchi #define E1000_IMS_DRSTA		E1000_ICR_DRSTA   /* Device Reset Asserted */
61775eba5b6SRobert Mustacchi #define E1000_IMS_DOUTSYNC	E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
61875eba5b6SRobert Mustacchi #define E1000_IMS_RXQ0		E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
61975eba5b6SRobert Mustacchi #define E1000_IMS_RXQ1		E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
62075eba5b6SRobert Mustacchi #define E1000_IMS_TXQ0		E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
62175eba5b6SRobert Mustacchi #define E1000_IMS_TXQ1		E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
62275eba5b6SRobert Mustacchi #define E1000_IMS_OTHER		E1000_ICR_OTHER /* Other Interrupts */
62375eba5b6SRobert Mustacchi #define E1000_IMS_FER		E1000_ICR_FER /* Fatal Error */
62475eba5b6SRobert Mustacchi 
62575eba5b6SRobert Mustacchi #define E1000_IMS_THS		E1000_ICR_THS /* ICR.TS: Thermal Sensor Event*/
62675eba5b6SRobert Mustacchi #define E1000_IMS_MDDET		E1000_ICR_MDDET /* Malicious Driver Detect */
62775eba5b6SRobert Mustacchi /* Extended Interrupt Mask Set */
62875eba5b6SRobert Mustacchi #define E1000_EIMS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
62975eba5b6SRobert Mustacchi #define E1000_EIMS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
63075eba5b6SRobert Mustacchi #define E1000_EIMS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
63175eba5b6SRobert Mustacchi #define E1000_EIMS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
63275eba5b6SRobert Mustacchi #define E1000_EIMS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
63375eba5b6SRobert Mustacchi #define E1000_EIMS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
63475eba5b6SRobert Mustacchi #define E1000_EIMS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
63575eba5b6SRobert Mustacchi #define E1000_EIMS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
63675eba5b6SRobert Mustacchi #define E1000_EIMS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
63775eba5b6SRobert Mustacchi #define E1000_EIMS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
63875eba5b6SRobert Mustacchi 
63975eba5b6SRobert Mustacchi /* Interrupt Cause Set */
64075eba5b6SRobert Mustacchi #define E1000_ICS_LSC		E1000_ICR_LSC       /* Link Status Change */
64175eba5b6SRobert Mustacchi #define E1000_ICS_RXSEQ		E1000_ICR_RXSEQ     /* Rx sequence error */
64275eba5b6SRobert Mustacchi #define E1000_ICS_RXDMT0	E1000_ICR_RXDMT0    /* Rx desc min. threshold */
64375eba5b6SRobert Mustacchi 
64475eba5b6SRobert Mustacchi /* Extended Interrupt Cause Set */
64575eba5b6SRobert Mustacchi #define E1000_EICS_RX_QUEUE0	E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */
64675eba5b6SRobert Mustacchi #define E1000_EICS_RX_QUEUE1	E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */
64775eba5b6SRobert Mustacchi #define E1000_EICS_RX_QUEUE2	E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */
64875eba5b6SRobert Mustacchi #define E1000_EICS_RX_QUEUE3	E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */
64975eba5b6SRobert Mustacchi #define E1000_EICS_TX_QUEUE0	E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */
65075eba5b6SRobert Mustacchi #define E1000_EICS_TX_QUEUE1	E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */
65175eba5b6SRobert Mustacchi #define E1000_EICS_TX_QUEUE2	E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */
65275eba5b6SRobert Mustacchi #define E1000_EICS_TX_QUEUE3	E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */
65375eba5b6SRobert Mustacchi #define E1000_EICS_TCP_TIMER	E1000_EICR_TCP_TIMER /* TCP Timer */
65475eba5b6SRobert Mustacchi #define E1000_EICS_OTHER	E1000_EICR_OTHER   /* Interrupt Cause Active */
65575eba5b6SRobert Mustacchi 
65675eba5b6SRobert Mustacchi #define E1000_EITR_ITR_INT_MASK	0x0000FFFF
65775eba5b6SRobert Mustacchi /* E1000_EITR_CNT_IGNR is only for 82576 and newer */
65875eba5b6SRobert Mustacchi #define E1000_EITR_CNT_IGNR	0x80000000 /* Don't reset counters on write */
659*13485e69SGarrett D'Amore #define	E1000_EITR_INTERVAL	0x00007FFC
66075eba5b6SRobert Mustacchi 
66175eba5b6SRobert Mustacchi /* Transmit Descriptor Control */
66275eba5b6SRobert Mustacchi #define E1000_TXDCTL_PTHRESH	0x0000003F /* TXDCTL Prefetch Threshold */
66375eba5b6SRobert Mustacchi #define E1000_TXDCTL_HTHRESH	0x00003F00 /* TXDCTL Host Threshold */
66475eba5b6SRobert Mustacchi #define E1000_TXDCTL_WTHRESH	0x003F0000 /* TXDCTL Writeback Threshold */
66575eba5b6SRobert Mustacchi #define E1000_TXDCTL_GRAN	0x01000000 /* TXDCTL Granularity */
66675eba5b6SRobert Mustacchi #define E1000_TXDCTL_FULL_TX_DESC_WB	0x01010000 /* GRAN=1, WTHRESH=1 */
66775eba5b6SRobert Mustacchi #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
66875eba5b6SRobert Mustacchi /* Enable the counting of descriptors still to be processed. */
66975eba5b6SRobert Mustacchi #define E1000_TXDCTL_COUNT_DESC	0x00400000
67075eba5b6SRobert Mustacchi 
67175eba5b6SRobert Mustacchi /* Flow Control Constants */
67275eba5b6SRobert Mustacchi #define FLOW_CONTROL_ADDRESS_LOW	0x00C28001
67375eba5b6SRobert Mustacchi #define FLOW_CONTROL_ADDRESS_HIGH	0x00000100
67475eba5b6SRobert Mustacchi #define FLOW_CONTROL_TYPE		0x8808
67575eba5b6SRobert Mustacchi 
67675eba5b6SRobert Mustacchi /* 802.1q VLAN Packet Size */
67775eba5b6SRobert Mustacchi #define VLAN_TAG_SIZE			4    /* 802.3ac tag (not DMA'd) */
67875eba5b6SRobert Mustacchi #define E1000_VLAN_FILTER_TBL_SIZE	128  /* VLAN Filter Table (4096 bits) */
67975eba5b6SRobert Mustacchi 
68075eba5b6SRobert Mustacchi /* Receive Address
68175eba5b6SRobert Mustacchi  * Number of high/low register pairs in the RAR. The RAR (Receive Address
68275eba5b6SRobert Mustacchi  * Registers) holds the directed and multicast addresses that we monitor.
68375eba5b6SRobert Mustacchi  * Technically, we have 16 spots.  However, we reserve one of these spots
68475eba5b6SRobert Mustacchi  * (RAR[15]) for our directed address used by controllers with
68575eba5b6SRobert Mustacchi  * manageability enabled, allowing us room for 15 multicast addresses.
68675eba5b6SRobert Mustacchi  */
68775eba5b6SRobert Mustacchi #define E1000_RAR_ENTRIES	15
68875eba5b6SRobert Mustacchi #define E1000_RAH_AV		0x80000000 /* Receive descriptor valid */
68975eba5b6SRobert Mustacchi #define E1000_RAL_MAC_ADDR_LEN	4
69075eba5b6SRobert Mustacchi #define E1000_RAH_MAC_ADDR_LEN	2
69175eba5b6SRobert Mustacchi #define E1000_RAH_QUEUE_MASK_82575	0x000C0000
69275eba5b6SRobert Mustacchi #define E1000_RAH_POOL_1	0x00040000
69375eba5b6SRobert Mustacchi 
69475eba5b6SRobert Mustacchi /* Error Codes */
69575eba5b6SRobert Mustacchi #define E1000_SUCCESS			0
69675eba5b6SRobert Mustacchi #define E1000_ERR_NVM			1
69775eba5b6SRobert Mustacchi #define E1000_ERR_PHY			2
69875eba5b6SRobert Mustacchi #define E1000_ERR_CONFIG		3
69975eba5b6SRobert Mustacchi #define E1000_ERR_PARAM			4
70075eba5b6SRobert Mustacchi #define E1000_ERR_MAC_INIT		5
70175eba5b6SRobert Mustacchi #define E1000_ERR_PHY_TYPE		6
70275eba5b6SRobert Mustacchi #define E1000_ERR_RESET			9
70375eba5b6SRobert Mustacchi #define E1000_ERR_MASTER_REQUESTS_PENDING	10
70475eba5b6SRobert Mustacchi #define E1000_ERR_HOST_INTERFACE_COMMAND	11
70575eba5b6SRobert Mustacchi #define E1000_BLK_PHY_RESET		12
70675eba5b6SRobert Mustacchi #define E1000_ERR_SWFW_SYNC		13
70775eba5b6SRobert Mustacchi #define E1000_NOT_IMPLEMENTED		14
70875eba5b6SRobert Mustacchi #define E1000_ERR_MBX			15
70975eba5b6SRobert Mustacchi #define E1000_ERR_INVALID_ARGUMENT	16
71075eba5b6SRobert Mustacchi #define E1000_ERR_NO_SPACE		17
71175eba5b6SRobert Mustacchi #define E1000_ERR_NVM_PBA_SECTION	18
71275eba5b6SRobert Mustacchi #define E1000_ERR_I2C			19
71375eba5b6SRobert Mustacchi #define E1000_ERR_INVM_VALUE_NOT_FOUND	20
71475eba5b6SRobert Mustacchi 
71575eba5b6SRobert Mustacchi /* Loop limit on how long we wait for auto-negotiation to complete */
71675eba5b6SRobert Mustacchi #define FIBER_LINK_UP_LIMIT		50
71775eba5b6SRobert Mustacchi #define COPPER_LINK_UP_LIMIT		10
71875eba5b6SRobert Mustacchi #define PHY_AUTO_NEG_LIMIT		45
71975eba5b6SRobert Mustacchi #define PHY_FORCE_LIMIT			20
72075eba5b6SRobert Mustacchi /* Number of 100 microseconds we wait for PCI Express master disable */
72175eba5b6SRobert Mustacchi #define MASTER_DISABLE_TIMEOUT		800
72275eba5b6SRobert Mustacchi /* Number of milliseconds we wait for PHY configuration done after MAC reset */
72375eba5b6SRobert Mustacchi #define PHY_CFG_TIMEOUT			100
72475eba5b6SRobert Mustacchi /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
72575eba5b6SRobert Mustacchi #define MDIO_OWNERSHIP_TIMEOUT		10
72675eba5b6SRobert Mustacchi /* Number of milliseconds for NVM auto read done after MAC reset. */
72775eba5b6SRobert Mustacchi #define AUTO_READ_DONE_TIMEOUT		10
72875eba5b6SRobert Mustacchi 
72975eba5b6SRobert Mustacchi /* Flow Control */
73075eba5b6SRobert Mustacchi #define E1000_FCRTH_RTH		0x0000FFF8 /* Mask Bits[15:3] for RTH */
73175eba5b6SRobert Mustacchi #define E1000_FCRTL_RTL		0x0000FFF8 /* Mask Bits[15:3] for RTL */
73275eba5b6SRobert Mustacchi #define E1000_FCRTL_XONE	0x80000000 /* Enable XON frame transmission */
73375eba5b6SRobert Mustacchi 
73475eba5b6SRobert Mustacchi /* Transmit Configuration Word */
73575eba5b6SRobert Mustacchi #define E1000_TXCW_FD		0x00000020 /* TXCW full duplex */
73675eba5b6SRobert Mustacchi #define E1000_TXCW_PAUSE	0x00000080 /* TXCW sym pause request */
73775eba5b6SRobert Mustacchi #define E1000_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
73875eba5b6SRobert Mustacchi #define E1000_TXCW_PAUSE_MASK	0x00000180 /* TXCW pause request mask */
73975eba5b6SRobert Mustacchi #define E1000_TXCW_ANE		0x80000000 /* Auto-neg enable */
74075eba5b6SRobert Mustacchi 
74175eba5b6SRobert Mustacchi /* Receive Configuration Word */
74275eba5b6SRobert Mustacchi #define E1000_RXCW_CW		0x0000ffff /* RxConfigWord mask */
74375eba5b6SRobert Mustacchi #define E1000_RXCW_IV		0x08000000 /* Receive config invalid */
74475eba5b6SRobert Mustacchi #define E1000_RXCW_C		0x20000000 /* Receive config */
74575eba5b6SRobert Mustacchi #define E1000_RXCW_SYNCH	0x40000000 /* Receive config synch */
74675eba5b6SRobert Mustacchi 
74775eba5b6SRobert Mustacchi #define E1000_TSYNCTXCTL_VALID		0x00000001 /* Tx timestamp valid */
74875eba5b6SRobert Mustacchi #define E1000_TSYNCTXCTL_ENABLED	0x00000010 /* enable Tx timestamping */
74975eba5b6SRobert Mustacchi 
75075eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_VALID		0x00000001 /* Rx timestamp valid */
75175eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_MASK	0x0000000E /* Rx type mask */
75275eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_L2_V2	0x00
75375eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_L4_V1	0x02
75475eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2	0x04
75575eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_ALL	0x08
75675eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_TYPE_EVENT_V2	0x0A
75775eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_ENABLED	0x00000010 /* enable Rx timestamping */
75875eba5b6SRobert Mustacchi #define E1000_TSYNCRXCTL_SYSCFI		0x00000020 /* Sys clock frequency */
75975eba5b6SRobert Mustacchi 
76075eba5b6SRobert Mustacchi #define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE	0x00000000
76175eba5b6SRobert Mustacchi #define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE	0x00010000
76275eba5b6SRobert Mustacchi 
76375eba5b6SRobert Mustacchi #define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE	0x00000000
76475eba5b6SRobert Mustacchi #define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE	0x01000000
76575eba5b6SRobert Mustacchi 
76675eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK		0x000000FF
76775eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE		0x00
76875eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE	0x01
76975eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE	0x02
77075eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE	0x03
77175eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE	0x04
77275eba5b6SRobert Mustacchi 
77375eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK		0x00000F00
77475eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE		0x0000
77575eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE	0x0100
77675eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE	0x0200
77775eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE	0x0300
77875eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE	0x0800
77975eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE	0x0900
78075eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
78175eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE	0x0B00
78275eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE	0x0C00
78375eba5b6SRobert Mustacchi #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE	0x0D00
78475eba5b6SRobert Mustacchi 
78575eba5b6SRobert Mustacchi #define E1000_TIMINCA_16NS_SHIFT	24
78675eba5b6SRobert Mustacchi #define E1000_TIMINCA_INCPERIOD_SHIFT	24
78775eba5b6SRobert Mustacchi #define E1000_TIMINCA_INCVALUE_MASK	0x00FFFFFF
78875eba5b6SRobert Mustacchi 
78975eba5b6SRobert Mustacchi #define E1000_TSICR_TXTS		0x00000002
79075eba5b6SRobert Mustacchi #define E1000_TSIM_TXTS			0x00000002
79175eba5b6SRobert Mustacchi /* TUPLE Filtering Configuration */
79275eba5b6SRobert Mustacchi #define E1000_TTQF_DISABLE_MASK		0xF0008000 /* TTQF Disable Mask */
79375eba5b6SRobert Mustacchi #define E1000_TTQF_QUEUE_ENABLE		0x100   /* TTQF Queue Enable Bit */
79475eba5b6SRobert Mustacchi #define E1000_TTQF_PROTOCOL_MASK	0xFF    /* TTQF Protocol Mask */
79575eba5b6SRobert Mustacchi /* TTQF TCP Bit, shift with E1000_TTQF_PROTOCOL SHIFT */
79675eba5b6SRobert Mustacchi #define E1000_TTQF_PROTOCOL_TCP		0x0
79775eba5b6SRobert Mustacchi /* TTQF UDP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
79875eba5b6SRobert Mustacchi #define E1000_TTQF_PROTOCOL_UDP		0x1
79975eba5b6SRobert Mustacchi /* TTQF SCTP Bit, shift with E1000_TTQF_PROTOCOL_SHIFT */
80075eba5b6SRobert Mustacchi #define E1000_TTQF_PROTOCOL_SCTP	0x2
80175eba5b6SRobert Mustacchi #define E1000_TTQF_PROTOCOL_SHIFT	5       /* TTQF Protocol Shift */
80275eba5b6SRobert Mustacchi #define E1000_TTQF_QUEUE_SHIFT		16      /* TTQF Queue Shfit */
80375eba5b6SRobert Mustacchi #define E1000_TTQF_RX_QUEUE_MASK	0x70000 /* TTQF Queue Mask */
80475eba5b6SRobert Mustacchi #define E1000_TTQF_MASK_ENABLE		0x10000000 /* TTQF Mask Enable Bit */
80575eba5b6SRobert Mustacchi #define E1000_IMIR_CLEAR_MASK		0xF001FFFF /* IMIR Reg Clear Mask */
80675eba5b6SRobert Mustacchi #define E1000_IMIR_PORT_BYPASS		0x20000 /* IMIR Port Bypass Bit */
80775eba5b6SRobert Mustacchi #define E1000_IMIR_PRIORITY_SHIFT	29 /* IMIR Priority Shift */
80875eba5b6SRobert Mustacchi #define E1000_IMIREXT_CLEAR_MASK	0x7FFFF /* IMIREXT Reg Clear Mask */
80975eba5b6SRobert Mustacchi 
81075eba5b6SRobert Mustacchi #define E1000_MDICNFG_EXT_MDIO		0x80000000 /* MDI ext/int destination */
81175eba5b6SRobert Mustacchi #define E1000_MDICNFG_COM_MDIO		0x40000000 /* MDI shared w/ lan 0 */
81275eba5b6SRobert Mustacchi #define E1000_MDICNFG_PHY_MASK		0x03E00000
81375eba5b6SRobert Mustacchi #define E1000_MDICNFG_PHY_SHIFT		21
81475eba5b6SRobert Mustacchi 
81575eba5b6SRobert Mustacchi #define E1000_THSTAT_LOW_EVENT		0x20000000 /* Low thermal threshold */
81675eba5b6SRobert Mustacchi #define E1000_THSTAT_MID_EVENT		0x00200000 /* Mid thermal threshold */
81775eba5b6SRobert Mustacchi #define E1000_THSTAT_HIGH_EVENT		0x00002000 /* High thermal threshold */
81875eba5b6SRobert Mustacchi #define E1000_THSTAT_PWR_DOWN		0x00000001 /* Power Down Event */
81975eba5b6SRobert Mustacchi #define E1000_THSTAT_LINK_THROTTLE	0x00000002 /* Link Spd Throttle Event */
82075eba5b6SRobert Mustacchi 
82175eba5b6SRobert Mustacchi /* I350 EEE defines */
82275eba5b6SRobert Mustacchi #define E1000_IPCNFG_EEE_1G_AN		0x00000008 /* IPCNFG EEE Ena 1G AN */
82375eba5b6SRobert Mustacchi #define E1000_IPCNFG_EEE_100M_AN	0x00000004 /* IPCNFG EEE Ena 100M AN */
82475eba5b6SRobert Mustacchi #define E1000_EEER_TX_LPI_EN		0x00010000 /* EEER Tx LPI Enable */
82575eba5b6SRobert Mustacchi #define E1000_EEER_RX_LPI_EN		0x00020000 /* EEER Rx LPI Enable */
82675eba5b6SRobert Mustacchi #define E1000_EEER_LPI_FC		0x00040000 /* EEER Ena on Flow Cntrl */
82775eba5b6SRobert Mustacchi /* EEE status */
82875eba5b6SRobert Mustacchi #define E1000_EEER_EEE_NEG		0x20000000 /* EEE capability nego */
82975eba5b6SRobert Mustacchi #define E1000_EEER_RX_LPI_STATUS	0x40000000 /* Rx in LPI state */
83075eba5b6SRobert Mustacchi #define E1000_EEER_TX_LPI_STATUS	0x80000000 /* Tx in LPI state */
831*13485e69SGarrett D'Amore #define	E1000_EEE_LP_ADV_ADDR_I350	0x040F     /* EEE LP Advertisement */
832*13485e69SGarrett D'Amore #define	E1000_M88E1543_PAGE_ADDR	0x16       /* Page Offset Register */
833*13485e69SGarrett D'Amore #define	E1000_M88E1543_EEE_CTRL_1	0x0
834*13485e69SGarrett D'Amore #define	E1000_M88E1543_EEE_CTRL_1_MS	0x0001     /* EEE Master/Slave */
835*13485e69SGarrett D'Amore #define	E1000_EEE_ADV_DEV_I354		7
836*13485e69SGarrett D'Amore #define	E1000_EEE_ADV_ADDR_I354		60
837*13485e69SGarrett D'Amore #define	E1000_EEE_ADV_100_SUPPORTED	(1 << 1)   /* 100BaseTx EEE Supported */
838*13485e69SGarrett D'Amore #define	E1000_EEE_ADV_1000_SUPPORTED	(1 << 2)   /* 1000BaseT EEE Supported */
839*13485e69SGarrett D'Amore #define	E1000_PCS_STATUS_DEV_I354	3
840*13485e69SGarrett D'Amore #define	E1000_PCS_STATUS_ADDR_I354	1
841*13485e69SGarrett D'Amore #define	E1000_PCS_STATUS_RX_LPI_RCVD	0x0400
842*13485e69SGarrett D'Amore #define	E1000_PCS_STATUS_TX_LPI_RCVD	0x0800
843*13485e69SGarrett D'Amore 
84475eba5b6SRobert Mustacchi #define E1000_EEE_SU_LPI_CLK_STP	0x00800000 /* EEE LPI Clock Stop */
84575eba5b6SRobert Mustacchi /* PCI Express Control */
84675eba5b6SRobert Mustacchi #define E1000_GCR_RXD_NO_SNOOP		0x00000001
84775eba5b6SRobert Mustacchi #define E1000_GCR_RXDSCW_NO_SNOOP	0x00000002
84875eba5b6SRobert Mustacchi #define E1000_GCR_RXDSCR_NO_SNOOP	0x00000004
84975eba5b6SRobert Mustacchi #define E1000_GCR_TXD_NO_SNOOP		0x00000008
85075eba5b6SRobert Mustacchi #define E1000_GCR_TXDSCW_NO_SNOOP	0x00000010
85175eba5b6SRobert Mustacchi #define E1000_GCR_TXDSCR_NO_SNOOP	0x00000020
85275eba5b6SRobert Mustacchi #define E1000_GCR_CMPL_TMOUT_MASK	0x0000F000
85375eba5b6SRobert Mustacchi #define E1000_GCR_CMPL_TMOUT_10ms	0x00001000
85475eba5b6SRobert Mustacchi #define E1000_GCR_CMPL_TMOUT_RESEND	0x00010000
85575eba5b6SRobert Mustacchi #define E1000_GCR_CAP_VER2		0x00040000
85675eba5b6SRobert Mustacchi 
857*13485e69SGarrett D'Amore 
85875eba5b6SRobert Mustacchi #define PCIE_NO_SNOOP_ALL	(E1000_GCR_RXD_NO_SNOOP | \
85975eba5b6SRobert Mustacchi 				 E1000_GCR_RXDSCW_NO_SNOOP | \
86075eba5b6SRobert Mustacchi 				 E1000_GCR_RXDSCR_NO_SNOOP | \
86175eba5b6SRobert Mustacchi 				 E1000_GCR_TXD_NO_SNOOP    | \
86275eba5b6SRobert Mustacchi 				 E1000_GCR_TXDSCW_NO_SNOOP | \
86375eba5b6SRobert Mustacchi 				 E1000_GCR_TXDSCR_NO_SNOOP)
86475eba5b6SRobert Mustacchi 
865*13485e69SGarrett D'Amore #define	E1000_MMDAC_FUNC_DATA	0x4000 /* Data, no post increment */
866*13485e69SGarrett D'Amore 
86775eba5b6SRobert Mustacchi /* mPHY address control and data registers */
86875eba5b6SRobert Mustacchi #define E1000_MPHY_ADDR_CTL		0x0024 /* Address Control Reg */
86975eba5b6SRobert Mustacchi #define E1000_MPHY_ADDR_CTL_OFFSET_MASK	0xFFFF0000
87075eba5b6SRobert Mustacchi #define E1000_MPHY_DATA			0x0E10 /* Data Register */
87175eba5b6SRobert Mustacchi 
87275eba5b6SRobert Mustacchi /* AFE CSR Offset for PCS CLK */
87375eba5b6SRobert Mustacchi #define E1000_MPHY_PCS_CLK_REG_OFFSET	0x0004
87475eba5b6SRobert Mustacchi /* Override for near end digital loopback. */
87575eba5b6SRobert Mustacchi #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN	0x10
87675eba5b6SRobert Mustacchi 
87775eba5b6SRobert Mustacchi /* PHY Control Register */
87875eba5b6SRobert Mustacchi #define MII_CR_SPEED_SELECT_MSB	0x0040  /* bits 6,13: 10=1000, 01=100, 00=10 */
87975eba5b6SRobert Mustacchi #define MII_CR_COLL_TEST_ENABLE	0x0080  /* Collision test enable */
88075eba5b6SRobert Mustacchi #define MII_CR_FULL_DUPLEX	0x0100  /* FDX =1, half duplex =0 */
88175eba5b6SRobert Mustacchi #define MII_CR_RESTART_AUTO_NEG	0x0200  /* Restart auto negotiation */
88275eba5b6SRobert Mustacchi #define MII_CR_ISOLATE		0x0400  /* Isolate PHY from MII */
88375eba5b6SRobert Mustacchi #define MII_CR_POWER_DOWN	0x0800  /* Power down */
88475eba5b6SRobert Mustacchi #define MII_CR_AUTO_NEG_EN	0x1000  /* Auto Neg Enable */
88575eba5b6SRobert Mustacchi #define MII_CR_SPEED_SELECT_LSB	0x2000  /* bits 6,13: 10=1000, 01=100, 00=10 */
88675eba5b6SRobert Mustacchi #define MII_CR_LOOPBACK		0x4000  /* 0 = normal, 1 = loopback */
88775eba5b6SRobert Mustacchi #define MII_CR_RESET		0x8000  /* 0 = normal, 1 = PHY reset */
88875eba5b6SRobert Mustacchi #define MII_CR_SPEED_1000	0x0040
88975eba5b6SRobert Mustacchi #define MII_CR_SPEED_100	0x2000
89075eba5b6SRobert Mustacchi #define MII_CR_SPEED_10		0x0000
89175eba5b6SRobert Mustacchi 
89275eba5b6SRobert Mustacchi /* PHY Status Register */
89375eba5b6SRobert Mustacchi #define MII_SR_EXTENDED_CAPS	0x0001 /* Extended register capabilities */
89475eba5b6SRobert Mustacchi #define MII_SR_JABBER_DETECT	0x0002 /* Jabber Detected */
89575eba5b6SRobert Mustacchi #define MII_SR_LINK_STATUS	0x0004 /* Link Status 1 = link */
89675eba5b6SRobert Mustacchi #define MII_SR_AUTONEG_CAPS	0x0008 /* Auto Neg Capable */
89775eba5b6SRobert Mustacchi #define MII_SR_REMOTE_FAULT	0x0010 /* Remote Fault Detect */
89875eba5b6SRobert Mustacchi #define MII_SR_AUTONEG_COMPLETE	0x0020 /* Auto Neg Complete */
89975eba5b6SRobert Mustacchi #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
90075eba5b6SRobert Mustacchi #define MII_SR_EXTENDED_STATUS	0x0100 /* Ext. status info in Reg 0x0F */
90175eba5b6SRobert Mustacchi #define MII_SR_100T2_HD_CAPS	0x0200 /* 100T2 Half Duplex Capable */
90275eba5b6SRobert Mustacchi #define MII_SR_100T2_FD_CAPS	0x0400 /* 100T2 Full Duplex Capable */
90375eba5b6SRobert Mustacchi #define MII_SR_10T_HD_CAPS	0x0800 /* 10T   Half Duplex Capable */
90475eba5b6SRobert Mustacchi #define MII_SR_10T_FD_CAPS	0x1000 /* 10T   Full Duplex Capable */
90575eba5b6SRobert Mustacchi #define MII_SR_100X_HD_CAPS	0x2000 /* 100X  Half Duplex Capable */
90675eba5b6SRobert Mustacchi #define MII_SR_100X_FD_CAPS	0x4000 /* 100X  Full Duplex Capable */
90775eba5b6SRobert Mustacchi #define MII_SR_100T4_CAPS	0x8000 /* 100T4 Capable */
90875eba5b6SRobert Mustacchi 
90975eba5b6SRobert Mustacchi /* Autoneg Advertisement Register */
91075eba5b6SRobert Mustacchi #define NWAY_AR_SELECTOR_FIELD	0x0001   /* indicates IEEE 802.3 CSMA/CD */
91175eba5b6SRobert Mustacchi #define NWAY_AR_10T_HD_CAPS	0x0020   /* 10T   Half Duplex Capable */
91275eba5b6SRobert Mustacchi #define NWAY_AR_10T_FD_CAPS	0x0040   /* 10T   Full Duplex Capable */
91375eba5b6SRobert Mustacchi #define NWAY_AR_100TX_HD_CAPS	0x0080   /* 100TX Half Duplex Capable */
91475eba5b6SRobert Mustacchi #define NWAY_AR_100TX_FD_CAPS	0x0100   /* 100TX Full Duplex Capable */
91575eba5b6SRobert Mustacchi #define NWAY_AR_100T4_CAPS	0x0200   /* 100T4 Capable */
91675eba5b6SRobert Mustacchi #define NWAY_AR_PAUSE		0x0400   /* Pause operation desired */
91775eba5b6SRobert Mustacchi #define NWAY_AR_ASM_DIR		0x0800   /* Asymmetric Pause Direction bit */
91875eba5b6SRobert Mustacchi #define NWAY_AR_REMOTE_FAULT	0x2000   /* Remote Fault detected */
91975eba5b6SRobert Mustacchi #define NWAY_AR_NEXT_PAGE	0x8000   /* Next Page ability supported */
92075eba5b6SRobert Mustacchi 
92175eba5b6SRobert Mustacchi /* Link Partner Ability Register (Base Page) */
92275eba5b6SRobert Mustacchi #define NWAY_LPAR_SELECTOR_FIELD	0x0000 /* LP protocol selector field */
92375eba5b6SRobert Mustacchi #define NWAY_LPAR_10T_HD_CAPS		0x0020 /* LP 10T Half Dplx Capable */
92475eba5b6SRobert Mustacchi #define NWAY_LPAR_10T_FD_CAPS		0x0040 /* LP 10T Full Dplx Capable */
92575eba5b6SRobert Mustacchi #define NWAY_LPAR_100TX_HD_CAPS		0x0080 /* LP 100TX Half Dplx Capable */
92675eba5b6SRobert Mustacchi #define NWAY_LPAR_100TX_FD_CAPS		0x0100 /* LP 100TX Full Dplx Capable */
92775eba5b6SRobert Mustacchi #define NWAY_LPAR_100T4_CAPS		0x0200 /* LP is 100T4 Capable */
92875eba5b6SRobert Mustacchi #define NWAY_LPAR_PAUSE			0x0400 /* LP Pause operation desired */
92975eba5b6SRobert Mustacchi #define NWAY_LPAR_ASM_DIR		0x0800 /* LP Asym Pause Direction bit */
93075eba5b6SRobert Mustacchi #define NWAY_LPAR_REMOTE_FAULT		0x2000 /* LP detected Remote Fault */
93175eba5b6SRobert Mustacchi #define NWAY_LPAR_ACKNOWLEDGE		0x4000 /* LP rx'd link code word */
93275eba5b6SRobert Mustacchi #define NWAY_LPAR_NEXT_PAGE		0x8000 /* Next Page ability supported */
93375eba5b6SRobert Mustacchi 
93475eba5b6SRobert Mustacchi /* Autoneg Expansion Register */
93575eba5b6SRobert Mustacchi #define NWAY_ER_LP_NWAY_CAPS		0x0001 /* LP has Auto Neg Capability */
93675eba5b6SRobert Mustacchi #define NWAY_ER_PAGE_RXD		0x0002 /* LP 10T Half Dplx Capable */
93775eba5b6SRobert Mustacchi #define NWAY_ER_NEXT_PAGE_CAPS		0x0004 /* LP 10T Full Dplx Capable */
93875eba5b6SRobert Mustacchi #define NWAY_ER_LP_NEXT_PAGE_CAPS	0x0008 /* LP 100TX Half Dplx Capable */
93975eba5b6SRobert Mustacchi #define NWAY_ER_PAR_DETECT_FAULT	0x0010 /* LP 100TX Full Dplx Capable */
94075eba5b6SRobert Mustacchi 
94175eba5b6SRobert Mustacchi /* 1000BASE-T Control Register */
94275eba5b6SRobert Mustacchi #define CR_1000T_ASYM_PAUSE	0x0080 /* Advertise asymmetric pause bit */
94375eba5b6SRobert Mustacchi #define CR_1000T_HD_CAPS	0x0100 /* Advertise 1000T HD capability */
94475eba5b6SRobert Mustacchi #define CR_1000T_FD_CAPS	0x0200 /* Advertise 1000T FD capability  */
94575eba5b6SRobert Mustacchi /* 1=Repeater/switch device port 0=DTE device */
94675eba5b6SRobert Mustacchi #define CR_1000T_REPEATER_DTE	0x0400
94775eba5b6SRobert Mustacchi /* 1=Configure PHY as Master 0=Configure PHY as Slave */
94875eba5b6SRobert Mustacchi #define CR_1000T_MS_VALUE	0x0800
94975eba5b6SRobert Mustacchi /* 1=Master/Slave manual config value 0=Automatic Master/Slave config */
95075eba5b6SRobert Mustacchi #define CR_1000T_MS_ENABLE	0x1000
95175eba5b6SRobert Mustacchi #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
95275eba5b6SRobert Mustacchi #define CR_1000T_TEST_MODE_1	0x2000 /* Transmit Waveform test */
95375eba5b6SRobert Mustacchi #define CR_1000T_TEST_MODE_2	0x4000 /* Master Transmit Jitter test */
95475eba5b6SRobert Mustacchi #define CR_1000T_TEST_MODE_3	0x6000 /* Slave Transmit Jitter test */
95575eba5b6SRobert Mustacchi #define CR_1000T_TEST_MODE_4	0x8000 /* Transmitter Distortion test */
95675eba5b6SRobert Mustacchi 
95775eba5b6SRobert Mustacchi /* 1000BASE-T Status Register */
95875eba5b6SRobert Mustacchi #define SR_1000T_IDLE_ERROR_CNT		0x00FF /* Num idle err since last rd */
95975eba5b6SRobert Mustacchi #define SR_1000T_ASYM_PAUSE_DIR		0x0100 /* LP asym pause direction bit */
96075eba5b6SRobert Mustacchi #define SR_1000T_LP_HD_CAPS		0x0400 /* LP is 1000T HD capable */
96175eba5b6SRobert Mustacchi #define SR_1000T_LP_FD_CAPS		0x0800 /* LP is 1000T FD capable */
96275eba5b6SRobert Mustacchi #define SR_1000T_REMOTE_RX_STATUS	0x1000 /* Remote receiver OK */
96375eba5b6SRobert Mustacchi #define SR_1000T_LOCAL_RX_STATUS	0x2000 /* Local receiver OK */
96475eba5b6SRobert Mustacchi #define SR_1000T_MS_CONFIG_RES		0x4000 /* 1=Local Tx Master, 0=Slave */
96575eba5b6SRobert Mustacchi #define SR_1000T_MS_CONFIG_FAULT	0x8000 /* Master/Slave config fault */
96675eba5b6SRobert Mustacchi 
96775eba5b6SRobert Mustacchi #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT	5
96875eba5b6SRobert Mustacchi 
96975eba5b6SRobert Mustacchi /* PHY 1000 MII Register/Bit Definitions */
97075eba5b6SRobert Mustacchi /* PHY Registers defined by IEEE */
97175eba5b6SRobert Mustacchi #define PHY_CONTROL		0x00 /* Control Register */
97275eba5b6SRobert Mustacchi #define PHY_STATUS		0x01 /* Status Register */
97375eba5b6SRobert Mustacchi #define PHY_ID1			0x02 /* Phy Id Reg (word 1) */
97475eba5b6SRobert Mustacchi #define PHY_ID2			0x03 /* Phy Id Reg (word 2) */
97575eba5b6SRobert Mustacchi #define PHY_AUTONEG_ADV		0x04 /* Autoneg Advertisement */
97675eba5b6SRobert Mustacchi #define PHY_LP_ABILITY		0x05 /* Link Partner Ability (Base Page) */
97775eba5b6SRobert Mustacchi #define PHY_AUTONEG_EXP		0x06 /* Autoneg Expansion Reg */
97875eba5b6SRobert Mustacchi #define PHY_NEXT_PAGE_TX	0x07 /* Next Page Tx */
97975eba5b6SRobert Mustacchi #define PHY_LP_NEXT_PAGE	0x08 /* Link Partner Next Page */
98075eba5b6SRobert Mustacchi #define PHY_1000T_CTRL		0x09 /* 1000Base-T Control Reg */
98175eba5b6SRobert Mustacchi #define PHY_1000T_STATUS	0x0A /* 1000Base-T Status Reg */
98275eba5b6SRobert Mustacchi #define PHY_EXT_STATUS		0x0F /* Extended Status Reg */
98375eba5b6SRobert Mustacchi 
98475eba5b6SRobert Mustacchi #define PHY_CONTROL_LB		0x4000 /* PHY Loopback bit */
98575eba5b6SRobert Mustacchi 
98675eba5b6SRobert Mustacchi /* NVM Control */
98775eba5b6SRobert Mustacchi #define E1000_EECD_SK		0x00000001 /* NVM Clock */
98875eba5b6SRobert Mustacchi #define E1000_EECD_CS		0x00000002 /* NVM Chip Select */
98975eba5b6SRobert Mustacchi #define E1000_EECD_DI		0x00000004 /* NVM Data In */
99075eba5b6SRobert Mustacchi #define E1000_EECD_DO		0x00000008 /* NVM Data Out */
99175eba5b6SRobert Mustacchi #define E1000_EECD_REQ		0x00000040 /* NVM Access Request */
99275eba5b6SRobert Mustacchi #define E1000_EECD_GNT		0x00000080 /* NVM Access Grant */
99375eba5b6SRobert Mustacchi #define E1000_EECD_PRES		0x00000100 /* NVM Present */
99475eba5b6SRobert Mustacchi #define E1000_EECD_SIZE		0x00000200 /* NVM Size (0=64 word 1=256 word) */
99575eba5b6SRobert Mustacchi #define E1000_EECD_BLOCKED	0x00008000 /* Bit banging access blocked flag */
99675eba5b6SRobert Mustacchi #define E1000_EECD_ABORT	0x00010000 /* NVM operation aborted flag */
99775eba5b6SRobert Mustacchi #define E1000_EECD_TIMEOUT	0x00020000 /* NVM read operation timeout flag */
99875eba5b6SRobert Mustacchi #define E1000_EECD_ERROR_CLR	0x00040000 /* NVM error status clear bit */
99975eba5b6SRobert Mustacchi /* NVM Addressing bits based on type 0=small, 1=large */
100075eba5b6SRobert Mustacchi #define E1000_EECD_ADDR_BITS	0x00000400
100175eba5b6SRobert Mustacchi #define E1000_EECD_TYPE		0x00002000 /* NVM Type (1-SPI, 0-Microwire) */
100275eba5b6SRobert Mustacchi #ifndef E1000_NVM_GRANT_ATTEMPTS
100375eba5b6SRobert Mustacchi #define E1000_NVM_GRANT_ATTEMPTS	1000 /* NVM # attempts to gain grant */
100475eba5b6SRobert Mustacchi #endif
100575eba5b6SRobert Mustacchi #define E1000_EECD_AUTO_RD		0x00000200  /* NVM Auto Read done */
100675eba5b6SRobert Mustacchi #define E1000_EECD_SIZE_EX_MASK		0x00007800  /* NVM Size */
100775eba5b6SRobert Mustacchi #define E1000_EECD_SIZE_EX_SHIFT	11
100875eba5b6SRobert Mustacchi #define E1000_EECD_FLUPD		0x00080000 /* Update FLASH */
100975eba5b6SRobert Mustacchi #define E1000_EECD_AUPDEN		0x00100000 /* Ena Auto FLASH update */
101075eba5b6SRobert Mustacchi #define E1000_EECD_SEC1VAL		0x00400000 /* Sector One Valid */
101175eba5b6SRobert Mustacchi #define E1000_EECD_SEC1VAL_VALID_MASK	(E1000_EECD_AUTO_RD | E1000_EECD_PRES)
101275eba5b6SRobert Mustacchi #define E1000_EECD_FLUPD_I210		0x00800000 /* Update FLASH */
101375eba5b6SRobert Mustacchi #define E1000_EECD_FLUDONE_I210		0x04000000 /* Update FLASH done */
101475eba5b6SRobert Mustacchi #define E1000_EECD_FLASH_DETECTED_I210	0x00080000 /* FLASH detected */
101575eba5b6SRobert Mustacchi #define E1000_EECD_SEC1VAL_I210		0x02000000 /* Sector One Valid */
101675eba5b6SRobert Mustacchi #define E1000_FLUDONE_ATTEMPTS		20000
101775eba5b6SRobert Mustacchi #define E1000_EERD_EEWR_MAX_COUNT	512 /* buffered EEPROM words rw */
101875eba5b6SRobert Mustacchi #define E1000_I210_FIFO_SEL_RX		0x00
101975eba5b6SRobert Mustacchi #define E1000_I210_FIFO_SEL_TX_QAV(_i)	(0x02 + (_i))
102075eba5b6SRobert Mustacchi #define E1000_I210_FIFO_SEL_TX_LEGACY	E1000_I210_FIFO_SEL_TX_QAV(0)
102175eba5b6SRobert Mustacchi #define E1000_I210_FIFO_SEL_BMC2OS_TX	0x06
102275eba5b6SRobert Mustacchi #define E1000_I210_FIFO_SEL_BMC2OS_RX	0x01
102375eba5b6SRobert Mustacchi 
102475eba5b6SRobert Mustacchi #define E1000_I210_FLASH_SECTOR_SIZE	0x1000 /* 4KB FLASH sector unit size */
102575eba5b6SRobert Mustacchi /* Secure FLASH mode requires removing MSb */
102675eba5b6SRobert Mustacchi #define E1000_I210_FW_PTR_MASK		0x7FFF
102775eba5b6SRobert Mustacchi /* Firmware code revision field word offset*/
102875eba5b6SRobert Mustacchi #define E1000_I210_FW_VER_OFFSET	328
102975eba5b6SRobert Mustacchi 
103075eba5b6SRobert Mustacchi #define E1000_NVM_RW_REG_DATA	16  /* Offset to data in NVM read/write regs */
103175eba5b6SRobert Mustacchi #define E1000_NVM_RW_REG_DONE	2   /* Offset to READ/WRITE done bit */
103275eba5b6SRobert Mustacchi #define E1000_NVM_RW_REG_START	1   /* Start operation */
103375eba5b6SRobert Mustacchi #define E1000_NVM_RW_ADDR_SHIFT	2   /* Shift to the address bits */
103475eba5b6SRobert Mustacchi #define E1000_NVM_POLL_WRITE	1   /* Flag for polling for write complete */
103575eba5b6SRobert Mustacchi #define E1000_NVM_POLL_READ	0   /* Flag for polling for read complete */
103675eba5b6SRobert Mustacchi #define E1000_FLASH_UPDATES	2000
103775eba5b6SRobert Mustacchi 
103875eba5b6SRobert Mustacchi /* NVM Word Offsets */
103975eba5b6SRobert Mustacchi #define NVM_COMPAT			0x0003
104075eba5b6SRobert Mustacchi #define NVM_ID_LED_SETTINGS		0x0004
104175eba5b6SRobert Mustacchi #define	NVM_VERSION			0x0005
104275eba5b6SRobert Mustacchi #define NVM_SERDES_AMPLITUDE		0x0006 /* SERDES output amplitude */
104375eba5b6SRobert Mustacchi #define NVM_PHY_CLASS_WORD		0x0007
104475eba5b6SRobert Mustacchi #define E1000_I210_NVM_FW_MODULE_PTR	0x0010
104575eba5b6SRobert Mustacchi #define E1000_I350_NVM_FW_MODULE_PTR	0x0051
104675eba5b6SRobert Mustacchi #define NVM_FUTURE_INIT_WORD1		0x0019
104775eba5b6SRobert Mustacchi #define NVM_MAC_ADDR			0x0000
104875eba5b6SRobert Mustacchi #define NVM_SUB_DEV_ID			0x000B
104975eba5b6SRobert Mustacchi #define NVM_SUB_VEN_ID			0x000C
105075eba5b6SRobert Mustacchi #define NVM_DEV_ID			0x000D
105175eba5b6SRobert Mustacchi #define NVM_VEN_ID			0x000E
105275eba5b6SRobert Mustacchi #define NVM_INIT_CTRL_2			0x000F
105375eba5b6SRobert Mustacchi #define NVM_INIT_CTRL_4			0x0013
105475eba5b6SRobert Mustacchi #define NVM_LED_1_CFG			0x001C
105575eba5b6SRobert Mustacchi #define NVM_LED_0_2_CFG			0x001F
105675eba5b6SRobert Mustacchi 
105775eba5b6SRobert Mustacchi #define NVM_COMPAT_VALID_CSUM		0x0001
105875eba5b6SRobert Mustacchi #define NVM_FUTURE_INIT_WORD1_VALID_CSUM	0x0040
105975eba5b6SRobert Mustacchi 
106075eba5b6SRobert Mustacchi #define NVM_INIT_CONTROL2_REG		0x000F
106175eba5b6SRobert Mustacchi #define NVM_INIT_CONTROL3_PORT_B	0x0014
106275eba5b6SRobert Mustacchi #define NVM_INIT_3GIO_3			0x001A
106375eba5b6SRobert Mustacchi #define NVM_SWDEF_PINS_CTRL_PORT_0	0x0020
106475eba5b6SRobert Mustacchi #define NVM_INIT_CONTROL3_PORT_A	0x0024
106575eba5b6SRobert Mustacchi #define NVM_CFG				0x0012
106675eba5b6SRobert Mustacchi #define NVM_ALT_MAC_ADDR_PTR		0x0037
106775eba5b6SRobert Mustacchi #define NVM_CHECKSUM_REG		0x003F
106875eba5b6SRobert Mustacchi #define NVM_COMPATIBILITY_REG_3		0x0003
106975eba5b6SRobert Mustacchi #define NVM_COMPATIBILITY_BIT_MASK	0x8000
107075eba5b6SRobert Mustacchi 
107175eba5b6SRobert Mustacchi #define E1000_NVM_CFG_DONE_PORT_0	0x040000 /* MNG config cycle done */
107275eba5b6SRobert Mustacchi #define E1000_NVM_CFG_DONE_PORT_1	0x080000 /* ...for second port */
107375eba5b6SRobert Mustacchi #define E1000_NVM_CFG_DONE_PORT_2	0x100000 /* ...for third port */
107475eba5b6SRobert Mustacchi #define E1000_NVM_CFG_DONE_PORT_3	0x200000 /* ...for fourth port */
107575eba5b6SRobert Mustacchi 
107675eba5b6SRobert Mustacchi #define NVM_82580_LAN_FUNC_OFFSET(a)	((a) ? (0x40 + (0x40 * (a))) : 0)
107775eba5b6SRobert Mustacchi 
107875eba5b6SRobert Mustacchi /* Mask bits for fields in Word 0x24 of the NVM */
107975eba5b6SRobert Mustacchi #define NVM_WORD24_COM_MDIO		0x0008 /* MDIO interface shared */
108075eba5b6SRobert Mustacchi #define NVM_WORD24_EXT_MDIO		0x0004 /* MDIO accesses routed extrnl */
108175eba5b6SRobert Mustacchi /* Offset of Link Mode bits for 82575/82576 */
108275eba5b6SRobert Mustacchi #define NVM_WORD24_LNK_MODE_OFFSET	8
108375eba5b6SRobert Mustacchi /* Offset of Link Mode bits for 82580 up */
108475eba5b6SRobert Mustacchi #define NVM_WORD24_82580_LNK_MODE_OFFSET	4
108575eba5b6SRobert Mustacchi 
108675eba5b6SRobert Mustacchi 
108775eba5b6SRobert Mustacchi /* Mask bits for fields in Word 0x0f of the NVM */
108875eba5b6SRobert Mustacchi #define NVM_WORD0F_PAUSE_MASK		0x3000
108975eba5b6SRobert Mustacchi #define NVM_WORD0F_PAUSE		0x1000
109075eba5b6SRobert Mustacchi #define NVM_WORD0F_ASM_DIR		0x2000
109175eba5b6SRobert Mustacchi #define NVM_WORD0F_SWPDIO_EXT_MASK	0x00F0
109275eba5b6SRobert Mustacchi 
109375eba5b6SRobert Mustacchi /* Mask bits for fields in Word 0x1a of the NVM */
109475eba5b6SRobert Mustacchi #define NVM_WORD1A_ASPM_MASK		0x000C
109575eba5b6SRobert Mustacchi 
109675eba5b6SRobert Mustacchi /* Mask bits for fields in Word 0x03 of the EEPROM */
109775eba5b6SRobert Mustacchi #define NVM_COMPAT_LOM			0x0800
109875eba5b6SRobert Mustacchi 
109975eba5b6SRobert Mustacchi /* length of string needed to store PBA number */
110075eba5b6SRobert Mustacchi #define E1000_PBANUM_LENGTH		11
110175eba5b6SRobert Mustacchi 
110275eba5b6SRobert Mustacchi /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
110375eba5b6SRobert Mustacchi #define NVM_SUM				0xBABA
110475eba5b6SRobert Mustacchi 
110575eba5b6SRobert Mustacchi /* OEM NVM Offsets */
110675eba5b6SRobert Mustacchi #define	NVM_OEM_OFFSET_0		6
110775eba5b6SRobert Mustacchi #define	NVM_OEM_OFFSET_1		7
110875eba5b6SRobert Mustacchi 
110975eba5b6SRobert Mustacchi /* PBA (printed board assembly) number words */
111075eba5b6SRobert Mustacchi #define NVM_PBA_OFFSET_0		8
111175eba5b6SRobert Mustacchi #define NVM_PBA_OFFSET_1		9
111275eba5b6SRobert Mustacchi #define NVM_PBA_PTR_GUARD		0xFAFA
111375eba5b6SRobert Mustacchi #define NVM_RESERVED_WORD		0xFFFF
111475eba5b6SRobert Mustacchi #define NVM_PHY_CLASS_A			0x8000
111575eba5b6SRobert Mustacchi #define NVM_SERDES_AMPLITUDE_MASK	0x000F
111675eba5b6SRobert Mustacchi #define NVM_SIZE_MASK			0x1C00
111775eba5b6SRobert Mustacchi #define NVM_SIZE_SHIFT			10
111875eba5b6SRobert Mustacchi #define NVM_WORD_SIZE_BASE_SHIFT	6
111975eba5b6SRobert Mustacchi #define NVM_SWDPIO_EXT_SHIFT		4
112075eba5b6SRobert Mustacchi 
112175eba5b6SRobert Mustacchi /* NVM Commands - Microwire */
112275eba5b6SRobert Mustacchi #define NVM_READ_OPCODE_MICROWIRE	0x6  /* NVM read opcode */
112375eba5b6SRobert Mustacchi #define NVM_WRITE_OPCODE_MICROWIRE	0x5  /* NVM write opcode */
112475eba5b6SRobert Mustacchi #define NVM_ERASE_OPCODE_MICROWIRE	0x7  /* NVM erase opcode */
112575eba5b6SRobert Mustacchi #define NVM_EWEN_OPCODE_MICROWIRE	0x13 /* NVM erase/write enable */
112675eba5b6SRobert Mustacchi #define NVM_EWDS_OPCODE_MICROWIRE	0x10 /* NVM erase/write disable */
112775eba5b6SRobert Mustacchi 
112875eba5b6SRobert Mustacchi /* NVM Commands - SPI */
112975eba5b6SRobert Mustacchi #define NVM_MAX_RETRY_SPI	5000 /* Max wait of 5ms, for RDY signal */
113075eba5b6SRobert Mustacchi #define NVM_READ_OPCODE_SPI	0x03 /* NVM read opcode */
113175eba5b6SRobert Mustacchi #define NVM_WRITE_OPCODE_SPI	0x02 /* NVM write opcode */
113275eba5b6SRobert Mustacchi #define NVM_A8_OPCODE_SPI	0x08 /* opcode bit-3 = address bit-8 */
113375eba5b6SRobert Mustacchi #define NVM_WREN_OPCODE_SPI	0x06 /* NVM set Write Enable latch */
113475eba5b6SRobert Mustacchi #define NVM_RDSR_OPCODE_SPI	0x05 /* NVM read Status register */
113575eba5b6SRobert Mustacchi 
113675eba5b6SRobert Mustacchi /* SPI NVM Status Register */
113775eba5b6SRobert Mustacchi #define NVM_STATUS_RDY_SPI	0x01
113875eba5b6SRobert Mustacchi 
113975eba5b6SRobert Mustacchi /* Word definitions for ID LED Settings */
114075eba5b6SRobert Mustacchi #define ID_LED_RESERVED_0000	0x0000
114175eba5b6SRobert Mustacchi #define ID_LED_RESERVED_FFFF	0xFFFF
114275eba5b6SRobert Mustacchi #define ID_LED_DEFAULT		((ID_LED_OFF1_ON2  << 12) | \
114375eba5b6SRobert Mustacchi 				 (ID_LED_OFF1_OFF2 <<  8) | \
114475eba5b6SRobert Mustacchi 				 (ID_LED_DEF1_DEF2 <<  4) | \
114575eba5b6SRobert Mustacchi 				 (ID_LED_DEF1_DEF2))
114675eba5b6SRobert Mustacchi #define ID_LED_DEF1_DEF2	0x1
114775eba5b6SRobert Mustacchi #define ID_LED_DEF1_ON2		0x2
114875eba5b6SRobert Mustacchi #define ID_LED_DEF1_OFF2	0x3
114975eba5b6SRobert Mustacchi #define ID_LED_ON1_DEF2		0x4
115075eba5b6SRobert Mustacchi #define ID_LED_ON1_ON2		0x5
115175eba5b6SRobert Mustacchi #define ID_LED_ON1_OFF2		0x6
115275eba5b6SRobert Mustacchi #define ID_LED_OFF1_DEF2	0x7
115375eba5b6SRobert Mustacchi #define ID_LED_OFF1_ON2		0x8
115475eba5b6SRobert Mustacchi #define ID_LED_OFF1_OFF2	0x9
115575eba5b6SRobert Mustacchi 
115675eba5b6SRobert Mustacchi #define IGP_ACTIVITY_LED_MASK	0xFFFFF0FF
115775eba5b6SRobert Mustacchi #define IGP_ACTIVITY_LED_ENABLE	0x0300
115875eba5b6SRobert Mustacchi #define IGP_LED3_MODE		0x07000000
115975eba5b6SRobert Mustacchi 
116075eba5b6SRobert Mustacchi /* PCI/PCI-X/PCI-EX Config space */
116175eba5b6SRobert Mustacchi #define PCIX_COMMAND_REGISTER		0xE6
116275eba5b6SRobert Mustacchi #define PCIX_STATUS_REGISTER_LO		0xE8
116375eba5b6SRobert Mustacchi #define PCIX_STATUS_REGISTER_HI		0xEA
116475eba5b6SRobert Mustacchi #define PCI_HEADER_TYPE_REGISTER	0x0E
116575eba5b6SRobert Mustacchi #define PCIE_LINK_STATUS		0x12
116675eba5b6SRobert Mustacchi #define PCIE_DEVICE_CONTROL2		0x28
116775eba5b6SRobert Mustacchi 
116875eba5b6SRobert Mustacchi #define PCIX_COMMAND_MMRBC_MASK		0x000C
116975eba5b6SRobert Mustacchi #define PCIX_COMMAND_MMRBC_SHIFT	0x2
117075eba5b6SRobert Mustacchi #define PCIX_STATUS_HI_MMRBC_MASK	0x0060
117175eba5b6SRobert Mustacchi #define PCIX_STATUS_HI_MMRBC_SHIFT	0x5
117275eba5b6SRobert Mustacchi #define PCIX_STATUS_HI_MMRBC_4K		0x3
117375eba5b6SRobert Mustacchi #define PCIX_STATUS_HI_MMRBC_2K		0x2
117475eba5b6SRobert Mustacchi #define PCIX_STATUS_LO_FUNC_MASK	0x7
117575eba5b6SRobert Mustacchi #define PCI_HEADER_TYPE_MULTIFUNC	0x80
117675eba5b6SRobert Mustacchi #define PCIE_LINK_WIDTH_MASK		0x3F0
117775eba5b6SRobert Mustacchi #define PCIE_LINK_WIDTH_SHIFT		4
117875eba5b6SRobert Mustacchi #define PCIE_LINK_SPEED_MASK		0x0F
117975eba5b6SRobert Mustacchi #define PCIE_LINK_SPEED_2500		0x01
118075eba5b6SRobert Mustacchi #define PCIE_LINK_SPEED_5000		0x02
118175eba5b6SRobert Mustacchi #define PCIE_DEVICE_CONTROL2_16ms	0x0005
118275eba5b6SRobert Mustacchi 
118375eba5b6SRobert Mustacchi #ifndef ETH_ADDR_LEN
118475eba5b6SRobert Mustacchi #define ETH_ADDR_LEN			6
118575eba5b6SRobert Mustacchi #endif
118675eba5b6SRobert Mustacchi 
118775eba5b6SRobert Mustacchi #define PHY_REVISION_MASK		0xFFFFFFF0
118875eba5b6SRobert Mustacchi #define MAX_PHY_REG_ADDRESS		0x1F  /* 5 bit address bus (0-0x1F) */
118975eba5b6SRobert Mustacchi #define MAX_PHY_MULTI_PAGE_REG		0xF
119075eba5b6SRobert Mustacchi 
119175eba5b6SRobert Mustacchi /* Bit definitions for valid PHY IDs.
119275eba5b6SRobert Mustacchi  * I = Integrated
119375eba5b6SRobert Mustacchi  * E = External
119475eba5b6SRobert Mustacchi  */
119575eba5b6SRobert Mustacchi #define M88E1000_E_PHY_ID	0x01410C50
119675eba5b6SRobert Mustacchi #define M88E1000_I_PHY_ID	0x01410C30
119775eba5b6SRobert Mustacchi #define M88E1011_I_PHY_ID	0x01410C20
119875eba5b6SRobert Mustacchi #define IGP01E1000_I_PHY_ID	0x02A80380
119975eba5b6SRobert Mustacchi #define M88E1111_I_PHY_ID	0x01410CC0
1200*13485e69SGarrett D'Amore #define	M88E1543_E_PHY_ID	0x01410EA0
1201*13485e69SGarrett D'Amore #define	M88E1512_E_PHY_ID	0x01410DD0
120275eba5b6SRobert Mustacchi #define M88E1112_E_PHY_ID	0x01410C90
120375eba5b6SRobert Mustacchi #define I347AT4_E_PHY_ID	0x01410DC0
120475eba5b6SRobert Mustacchi #define M88E1340M_E_PHY_ID	0x01410DF0
120575eba5b6SRobert Mustacchi #define GG82563_E_PHY_ID	0x01410CA0
120675eba5b6SRobert Mustacchi #define IGP03E1000_E_PHY_ID	0x02A80390
120775eba5b6SRobert Mustacchi #define IFE_E_PHY_ID		0x02A80330
120875eba5b6SRobert Mustacchi #define IFE_PLUS_E_PHY_ID	0x02A80320
120975eba5b6SRobert Mustacchi #define IFE_C_E_PHY_ID		0x02A80310
121075eba5b6SRobert Mustacchi #define BME1000_E_PHY_ID	0x01410CB0
121175eba5b6SRobert Mustacchi #define BME1000_E_PHY_ID_R2	0x01410CB1
121275eba5b6SRobert Mustacchi #define I82577_E_PHY_ID		0x01540050
121375eba5b6SRobert Mustacchi #define I82578_E_PHY_ID		0x004DD040
121475eba5b6SRobert Mustacchi #define I82579_E_PHY_ID		0x01540090
121575eba5b6SRobert Mustacchi #define I217_E_PHY_ID		0x015400A0
121675eba5b6SRobert Mustacchi #define I82580_I_PHY_ID		0x015403A0
121775eba5b6SRobert Mustacchi #define I350_I_PHY_ID		0x015403B0
121875eba5b6SRobert Mustacchi #define I210_I_PHY_ID		0x01410C00
121975eba5b6SRobert Mustacchi #define IGP04E1000_E_PHY_ID	0x02A80391
122075eba5b6SRobert Mustacchi #define M88_VENDOR		0x0141
122175eba5b6SRobert Mustacchi 
122275eba5b6SRobert Mustacchi /* M88E1000 Specific Registers */
122375eba5b6SRobert Mustacchi #define M88E1000_PHY_SPEC_CTRL		0x10  /* PHY Specific Control Reg */
122475eba5b6SRobert Mustacchi #define M88E1000_PHY_SPEC_STATUS	0x11  /* PHY Specific Status Reg */
122575eba5b6SRobert Mustacchi #define M88E1000_EXT_PHY_SPEC_CTRL	0x14  /* Extended PHY Specific Cntrl */
122675eba5b6SRobert Mustacchi #define M88E1000_RX_ERR_CNTR		0x15  /* Receive Error Counter */
122775eba5b6SRobert Mustacchi 
122875eba5b6SRobert Mustacchi #define M88E1000_PHY_EXT_CTRL		0x1A  /* PHY extend control register */
122975eba5b6SRobert Mustacchi #define M88E1000_PHY_PAGE_SELECT	0x1D  /* Reg 29 for pg number setting */
123075eba5b6SRobert Mustacchi #define M88E1000_PHY_GEN_CONTROL	0x1E  /* meaning depends on reg 29 */
123175eba5b6SRobert Mustacchi #define M88E1000_PHY_VCO_REG_BIT8	0x100 /* Bits 8 & 11 are adjusted for */
123275eba5b6SRobert Mustacchi #define M88E1000_PHY_VCO_REG_BIT11	0x800 /* improved BER performance */
123375eba5b6SRobert Mustacchi 
123475eba5b6SRobert Mustacchi /* M88E1000 PHY Specific Control Register */
123575eba5b6SRobert Mustacchi #define M88E1000_PSCR_POLARITY_REVERSAL	0x0002 /* 1=Polarity Reverse enabled */
123675eba5b6SRobert Mustacchi /* MDI Crossover Mode bits 6:5 Manual MDI configuration */
123775eba5b6SRobert Mustacchi #define M88E1000_PSCR_MDI_MANUAL_MODE	0x0000
123875eba5b6SRobert Mustacchi #define M88E1000_PSCR_MDIX_MANUAL_MODE	0x0020  /* Manual MDIX configuration */
123975eba5b6SRobert Mustacchi /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
124075eba5b6SRobert Mustacchi #define M88E1000_PSCR_AUTO_X_1000T	0x0040
124175eba5b6SRobert Mustacchi /* Auto crossover enabled all speeds */
124275eba5b6SRobert Mustacchi #define M88E1000_PSCR_AUTO_X_MODE	0x0060
124375eba5b6SRobert Mustacchi #define M88E1000_PSCR_ASSERT_CRS_ON_TX	0x0800 /* 1=Assert CRS on Tx */
124475eba5b6SRobert Mustacchi 
124575eba5b6SRobert Mustacchi /* M88E1000 PHY Specific Status Register */
124675eba5b6SRobert Mustacchi #define M88E1000_PSSR_REV_POLARITY	0x0002 /* 1=Polarity reversed */
124775eba5b6SRobert Mustacchi #define M88E1000_PSSR_DOWNSHIFT		0x0020 /* 1=Downshifted */
124875eba5b6SRobert Mustacchi #define M88E1000_PSSR_MDIX		0x0040 /* 1=MDIX; 0=MDI */
124975eba5b6SRobert Mustacchi /* 0 = <50M
125075eba5b6SRobert Mustacchi  * 1 = 50-80M
125175eba5b6SRobert Mustacchi  * 2 = 80-110M
125275eba5b6SRobert Mustacchi  * 3 = 110-140M
125375eba5b6SRobert Mustacchi  * 4 = >140M
125475eba5b6SRobert Mustacchi  */
125575eba5b6SRobert Mustacchi #define M88E1000_PSSR_CABLE_LENGTH	0x0380
125675eba5b6SRobert Mustacchi #define M88E1000_PSSR_LINK		0x0400 /* 1=Link up, 0=Link down */
125775eba5b6SRobert Mustacchi #define M88E1000_PSSR_SPD_DPLX_RESOLVED	0x0800 /* 1=Speed & Duplex resolved */
125875eba5b6SRobert Mustacchi #define M88E1000_PSSR_DPLX		0x2000 /* 1=Duplex 0=Half Duplex */
125975eba5b6SRobert Mustacchi #define M88E1000_PSSR_SPEED		0xC000 /* Speed, bits 14:15 */
126075eba5b6SRobert Mustacchi #define M88E1000_PSSR_100MBS		0x4000 /* 01=100Mbs */
126175eba5b6SRobert Mustacchi #define M88E1000_PSSR_1000MBS		0x8000 /* 10=1000Mbs */
126275eba5b6SRobert Mustacchi 
126375eba5b6SRobert Mustacchi #define M88E1000_PSSR_CABLE_LENGTH_SHIFT	7
126475eba5b6SRobert Mustacchi 
126575eba5b6SRobert Mustacchi /* Number of times we will attempt to autonegotiate before downshifting if we
126675eba5b6SRobert Mustacchi  * are the master
126775eba5b6SRobert Mustacchi  */
126875eba5b6SRobert Mustacchi #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK	0x0C00
126975eba5b6SRobert Mustacchi #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X	0x0000
127075eba5b6SRobert Mustacchi /* Number of times we will attempt to autonegotiate before downshifting if we
127175eba5b6SRobert Mustacchi  * are the slave
127275eba5b6SRobert Mustacchi  */
127375eba5b6SRobert Mustacchi #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK	0x0300
127475eba5b6SRobert Mustacchi #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X	0x0100
127575eba5b6SRobert Mustacchi #define M88E1000_EPSCR_TX_CLK_25	0x0070 /* 25  MHz TX_CLK */
127675eba5b6SRobert Mustacchi 
127775eba5b6SRobert Mustacchi /* Intel I347AT4 Registers */
127875eba5b6SRobert Mustacchi #define I347AT4_PCDL		0x10 /* PHY Cable Diagnostics Length */
127975eba5b6SRobert Mustacchi #define I347AT4_PCDC		0x15 /* PHY Cable Diagnostics Control */
128075eba5b6SRobert Mustacchi #define I347AT4_PAGE_SELECT	0x16
128175eba5b6SRobert Mustacchi 
128275eba5b6SRobert Mustacchi /* I347AT4 Extended PHY Specific Control Register */
128375eba5b6SRobert Mustacchi 
128475eba5b6SRobert Mustacchi /* Number of times we will attempt to autonegotiate before downshifting if we
128575eba5b6SRobert Mustacchi  * are the master
128675eba5b6SRobert Mustacchi  */
128775eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_ENABLE	0x0800
128875eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_MASK	0x7000
128975eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_1X	0x0000
129075eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_2X	0x1000
129175eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_3X	0x2000
129275eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_4X	0x3000
129375eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_5X	0x4000
129475eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_6X	0x5000
129575eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_7X	0x6000
129675eba5b6SRobert Mustacchi #define I347AT4_PSCR_DOWNSHIFT_8X	0x7000
129775eba5b6SRobert Mustacchi 
129875eba5b6SRobert Mustacchi /* I347AT4 PHY Cable Diagnostics Control */
129975eba5b6SRobert Mustacchi #define I347AT4_PCDC_CABLE_LENGTH_UNIT	0x0400 /* 0=cm 1=meters */
130075eba5b6SRobert Mustacchi 
130175eba5b6SRobert Mustacchi /* M88E1112 only registers */
130275eba5b6SRobert Mustacchi #define M88E1112_VCT_DSP_DISTANCE	0x001A
130375eba5b6SRobert Mustacchi 
130475eba5b6SRobert Mustacchi /* M88EC018 Rev 2 specific DownShift settings */
130575eba5b6SRobert Mustacchi #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK	0x0E00
130675eba5b6SRobert Mustacchi #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X	0x0800
130775eba5b6SRobert Mustacchi 
130875eba5b6SRobert Mustacchi #define I82578_EPSCR_DOWNSHIFT_ENABLE		0x0020
130975eba5b6SRobert Mustacchi #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK	0x001C
131075eba5b6SRobert Mustacchi 
131175eba5b6SRobert Mustacchi /* BME1000 PHY Specific Control Register */
131275eba5b6SRobert Mustacchi #define BME1000_PSCR_ENABLE_DOWNSHIFT	0x0800 /* 1 = enable downshift */
131375eba5b6SRobert Mustacchi 
131475eba5b6SRobert Mustacchi /* Bits...
131575eba5b6SRobert Mustacchi  * 15-5: page
131675eba5b6SRobert Mustacchi  * 4-0: register offset
131775eba5b6SRobert Mustacchi  */
131875eba5b6SRobert Mustacchi #define GG82563_PAGE_SHIFT	5
131975eba5b6SRobert Mustacchi #define GG82563_REG(page, reg)	\
132075eba5b6SRobert Mustacchi 	(((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
132175eba5b6SRobert Mustacchi #define GG82563_MIN_ALT_REG	30
132275eba5b6SRobert Mustacchi 
132375eba5b6SRobert Mustacchi /* GG82563 Specific Registers */
132475eba5b6SRobert Mustacchi #define GG82563_PHY_SPEC_CTRL		GG82563_REG(0, 16) /* PHY Spec Cntrl */
132575eba5b6SRobert Mustacchi #define GG82563_PHY_PAGE_SELECT		GG82563_REG(0, 22) /* Page Select */
132675eba5b6SRobert Mustacchi #define GG82563_PHY_SPEC_CTRL_2		GG82563_REG(0, 26) /* PHY Spec Cntrl2 */
132775eba5b6SRobert Mustacchi #define GG82563_PHY_PAGE_SELECT_ALT	GG82563_REG(0, 29) /* Alt Page Select */
132875eba5b6SRobert Mustacchi 
132975eba5b6SRobert Mustacchi /* MAC Specific Control Register */
133075eba5b6SRobert Mustacchi #define GG82563_PHY_MAC_SPEC_CTRL	GG82563_REG(2, 21)
133175eba5b6SRobert Mustacchi 
133275eba5b6SRobert Mustacchi #define GG82563_PHY_DSP_DISTANCE	GG82563_REG(5, 26) /* DSP Distance */
133375eba5b6SRobert Mustacchi 
133475eba5b6SRobert Mustacchi /* Page 193 - Port Control Registers */
133575eba5b6SRobert Mustacchi /* Kumeran Mode Control */
133675eba5b6SRobert Mustacchi #define GG82563_PHY_KMRN_MODE_CTRL	GG82563_REG(193, 16)
133775eba5b6SRobert Mustacchi #define GG82563_PHY_PWR_MGMT_CTRL	GG82563_REG(193, 20) /* Pwr Mgt Ctrl */
133875eba5b6SRobert Mustacchi 
133975eba5b6SRobert Mustacchi /* Page 194 - KMRN Registers */
134075eba5b6SRobert Mustacchi #define GG82563_PHY_INBAND_CTRL		GG82563_REG(194, 18) /* Inband Ctrl */
134175eba5b6SRobert Mustacchi 
134275eba5b6SRobert Mustacchi /* MDI Control */
134375eba5b6SRobert Mustacchi #define E1000_MDIC_REG_MASK	0x001F0000
134475eba5b6SRobert Mustacchi #define E1000_MDIC_REG_SHIFT	16
134575eba5b6SRobert Mustacchi #define E1000_MDIC_PHY_MASK	0x03E00000
134675eba5b6SRobert Mustacchi #define E1000_MDIC_PHY_SHIFT	21
134775eba5b6SRobert Mustacchi #define E1000_MDIC_OP_WRITE	0x04000000
134875eba5b6SRobert Mustacchi #define E1000_MDIC_OP_READ	0x08000000
134975eba5b6SRobert Mustacchi #define E1000_MDIC_READY	0x10000000
135075eba5b6SRobert Mustacchi #define E1000_MDIC_ERROR	0x40000000
135175eba5b6SRobert Mustacchi #define E1000_MDIC_DEST		0x80000000
135275eba5b6SRobert Mustacchi 
135375eba5b6SRobert Mustacchi /* SerDes Control */
135475eba5b6SRobert Mustacchi #define E1000_GEN_CTL_READY		0x80000000
135575eba5b6SRobert Mustacchi #define E1000_GEN_CTL_ADDRESS_SHIFT	8
135675eba5b6SRobert Mustacchi #define E1000_GEN_POLL_TIMEOUT		640
135775eba5b6SRobert Mustacchi 
135875eba5b6SRobert Mustacchi /* LinkSec register fields */
135975eba5b6SRobert Mustacchi #define E1000_LSECTXCAP_SUM_MASK	0x00FF0000
136075eba5b6SRobert Mustacchi #define E1000_LSECTXCAP_SUM_SHIFT	16
136175eba5b6SRobert Mustacchi #define E1000_LSECRXCAP_SUM_MASK	0x00FF0000
136275eba5b6SRobert Mustacchi #define E1000_LSECRXCAP_SUM_SHIFT	16
136375eba5b6SRobert Mustacchi 
136475eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_EN_MASK	0x00000003
136575eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_DISABLE	0x0
136675eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_AUTH		0x1
136775eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_AUTH_ENCRYPT	0x2
136875eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_AISCI		0x00000020
136975eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_PNTHRSH_MASK	0xFFFFFF00
137075eba5b6SRobert Mustacchi #define E1000_LSECTXCTRL_RSV_MASK	0x000000D8
137175eba5b6SRobert Mustacchi 
137275eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_EN_MASK	0x0000000C
137375eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_EN_SHIFT	2
137475eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_DISABLE	0x0
137575eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_CHECK		0x1
137675eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_STRICT		0x2
137775eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_DROP		0x3
137875eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_PLSH		0x00000040
137975eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_RP		0x00000080
138075eba5b6SRobert Mustacchi #define E1000_LSECRXCTRL_RSV_MASK	0xFFFFFF33
138175eba5b6SRobert Mustacchi 
138275eba5b6SRobert Mustacchi /* Tx Rate-Scheduler Config fields */
138375eba5b6SRobert Mustacchi #define E1000_RTTBCNRC_RS_ENA		0x80000000
138475eba5b6SRobert Mustacchi #define E1000_RTTBCNRC_RF_DEC_MASK	0x00003FFF
138575eba5b6SRobert Mustacchi #define E1000_RTTBCNRC_RF_INT_SHIFT	14
138675eba5b6SRobert Mustacchi #define E1000_RTTBCNRC_RF_INT_MASK	\
138775eba5b6SRobert Mustacchi 	(E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
138875eba5b6SRobert Mustacchi 
138975eba5b6SRobert Mustacchi /* DMA Coalescing register fields */
139075eba5b6SRobert Mustacchi /* DMA Coalescing Watchdog Timer */
139175eba5b6SRobert Mustacchi #define E1000_DMACR_DMACWT_MASK		0x00003FFF
139275eba5b6SRobert Mustacchi /* DMA Coalescing Rx Threshold */
139375eba5b6SRobert Mustacchi #define E1000_DMACR_DMACTHR_MASK	0x00FF0000
139475eba5b6SRobert Mustacchi #define E1000_DMACR_DMACTHR_SHIFT	16
139575eba5b6SRobert Mustacchi /* Lx when no PCIe transactions */
139675eba5b6SRobert Mustacchi #define E1000_DMACR_DMAC_LX_MASK	0x30000000
139775eba5b6SRobert Mustacchi #define E1000_DMACR_DMAC_LX_SHIFT	28
139875eba5b6SRobert Mustacchi #define E1000_DMACR_DMAC_EN		0x80000000 /* Enable DMA Coalescing */
139975eba5b6SRobert Mustacchi /* DMA Coalescing BMC-to-OS Watchdog Enable */
140075eba5b6SRobert Mustacchi #define E1000_DMACR_DC_BMC2OSW_EN	0x00008000
140175eba5b6SRobert Mustacchi 
140275eba5b6SRobert Mustacchi /* DMA Coalescing Transmit Threshold */
140375eba5b6SRobert Mustacchi #define E1000_DMCTXTH_DMCTTHR_MASK	0x00000FFF
140475eba5b6SRobert Mustacchi 
140575eba5b6SRobert Mustacchi #define E1000_DMCTLX_TTLX_MASK		0x00000FFF /* Time to LX request */
140675eba5b6SRobert Mustacchi 
140775eba5b6SRobert Mustacchi /* Rx Traffic Rate Threshold */
140875eba5b6SRobert Mustacchi #define E1000_DMCRTRH_UTRESH_MASK	0x0007FFFF
140975eba5b6SRobert Mustacchi /* Rx packet rate in current window */
141075eba5b6SRobert Mustacchi #define E1000_DMCRTRH_LRPRCW		0x80000000
141175eba5b6SRobert Mustacchi 
141275eba5b6SRobert Mustacchi /* DMA Coal Rx Traffic Current Count */
141375eba5b6SRobert Mustacchi #define E1000_DMCCNT_CCOUNT_MASK	0x01FFFFFF
141475eba5b6SRobert Mustacchi 
141575eba5b6SRobert Mustacchi /* Flow ctrl Rx Threshold High val */
141675eba5b6SRobert Mustacchi #define E1000_FCRTC_RTH_COAL_MASK	0x0003FFF0
141775eba5b6SRobert Mustacchi #define E1000_FCRTC_RTH_COAL_SHIFT	4
141875eba5b6SRobert Mustacchi /* Lx power decision based on DMA coal */
141975eba5b6SRobert Mustacchi #define E1000_PCIEMISC_LX_DECISION	0x00000080
142075eba5b6SRobert Mustacchi 
142175eba5b6SRobert Mustacchi #define E1000_RXPBS_CFG_TS_EN		0x80000000 /* Timestamp in Rx buffer */
142275eba5b6SRobert Mustacchi #define E1000_RXPBS_SIZE_I210_MASK	0x0000003F /* Rx packet buffer size */
142375eba5b6SRobert Mustacchi #define E1000_TXPB0S_SIZE_I210_MASK	0x0000003F /* Tx packet buffer 0 size */
142475eba5b6SRobert Mustacchi #define E1000_DOBFFCTL_OBFFTHR_MASK	0x000000FF /* OBFF threshold */
142575eba5b6SRobert Mustacchi #define E1000_DOBFFCTL_EXIT_ACT_MASK	0x01000000 /* Exit active CB */
142675eba5b6SRobert Mustacchi 
142775eba5b6SRobert Mustacchi /* Proxy Filter Control */
142875eba5b6SRobert Mustacchi #define E1000_PROXYFC_D0		0x00000001 /* Enable offload in D0 */
142975eba5b6SRobert Mustacchi #define E1000_PROXYFC_EX		0x00000004 /* Directed exact proxy */
143075eba5b6SRobert Mustacchi #define E1000_PROXYFC_MC		0x00000008 /* Directed MC Proxy */
143175eba5b6SRobert Mustacchi #define E1000_PROXYFC_BC		0x00000010 /* Broadcast Proxy Enable */
143275eba5b6SRobert Mustacchi #define E1000_PROXYFC_ARP_DIRECTED	0x00000020 /* Directed ARP Proxy Ena */
143375eba5b6SRobert Mustacchi #define E1000_PROXYFC_IPV4		0x00000040 /* Directed IPv4 Enable */
143475eba5b6SRobert Mustacchi #define E1000_PROXYFC_IPV6		0x00000080 /* Directed IPv6 Enable */
143575eba5b6SRobert Mustacchi #define E1000_PROXYFC_NS		0x00000200 /* IPv6 Neighbor Solicitation */
143675eba5b6SRobert Mustacchi #define E1000_PROXYFC_ARP		0x00000800 /* ARP Request Proxy Ena */
143775eba5b6SRobert Mustacchi /* Proxy Status */
143875eba5b6SRobert Mustacchi #define E1000_PROXYS_CLEAR		0xFFFFFFFF /* Clear */
143975eba5b6SRobert Mustacchi 
144075eba5b6SRobert Mustacchi /* Firmware Status */
144175eba5b6SRobert Mustacchi #define E1000_FWSTS_FWRI		0x80000000 /* FW Reset Indication */
144275eba5b6SRobert Mustacchi /* VF Control */
144375eba5b6SRobert Mustacchi #define E1000_VTCTRL_RST		0x04000000 /* Reset VF */
144475eba5b6SRobert Mustacchi 
144575eba5b6SRobert Mustacchi #define E1000_STATUS_LAN_ID_MASK	0x00000000C /* Mask for Lan ID field */
144675eba5b6SRobert Mustacchi /* Lan ID bit field offset in status register */
144775eba5b6SRobert Mustacchi #define E1000_STATUS_LAN_ID_OFFSET	2
144875eba5b6SRobert Mustacchi #define E1000_VFTA_ENTRIES		128
144975eba5b6SRobert Mustacchi #endif /* _E1000_DEFINES_H_ */
1450