17c478bd9Sstevel@tonic-gate /*
2d0f8ff6eSkk  *
37c478bd9Sstevel@tonic-gate  * CDDL HEADER START
47c478bd9Sstevel@tonic-gate  *
57c478bd9Sstevel@tonic-gate  * The contents of this file are subject to the terms of the
6dc0093f4Seschrock  * Common Development and Distribution License (the "License").
7dc0093f4Seschrock  * You may not use this file except in compliance with the License.
87c478bd9Sstevel@tonic-gate  *
97c478bd9Sstevel@tonic-gate  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
107c478bd9Sstevel@tonic-gate  * or http://www.opensolaris.org/os/licensing.
117c478bd9Sstevel@tonic-gate  * See the License for the specific language governing permissions
127c478bd9Sstevel@tonic-gate  * and limitations under the License.
137c478bd9Sstevel@tonic-gate  *
147c478bd9Sstevel@tonic-gate  * When distributing Covered Code, include this CDDL HEADER in each
157c478bd9Sstevel@tonic-gate  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
167c478bd9Sstevel@tonic-gate  * If applicable, add the following below this CDDL HEADER, with the
177c478bd9Sstevel@tonic-gate  * fields enclosed by brackets "[]" replaced with your own identifying
187c478bd9Sstevel@tonic-gate  * information: Portions Copyright [yyyy] [name of copyright owner]
197c478bd9Sstevel@tonic-gate  *
207c478bd9Sstevel@tonic-gate  * CDDL HEADER END
217c478bd9Sstevel@tonic-gate  */
227c478bd9Sstevel@tonic-gate /*
23ab47273fSEdward Gillett  * Copyright (c) 2003, 2010, Oracle and/or its affiliates. All rights reserved.
2481293f93SRobert Mustacchi  * Copyright 2016 Joyent, Inc.
25ab47273fSEdward Gillett  */
26ab47273fSEdward Gillett 
27ab47273fSEdward Gillett /*
28ab47273fSEdward Gillett  * Copyright (c) 2010, Intel Corporation.
29ab47273fSEdward Gillett  * All rights reserved.
307c478bd9Sstevel@tonic-gate  */
317c478bd9Sstevel@tonic-gate 
327c478bd9Sstevel@tonic-gate /*	Copyright (c) 1988 AT&T	*/
337c478bd9Sstevel@tonic-gate /*	  All Rights Reserved  	*/
347c478bd9Sstevel@tonic-gate 
357c478bd9Sstevel@tonic-gate #include	"dis_tables.h"
367c478bd9Sstevel@tonic-gate 
377c478bd9Sstevel@tonic-gate /* BEGIN CSTYLED */
387c478bd9Sstevel@tonic-gate 
397c478bd9Sstevel@tonic-gate /*
407c478bd9Sstevel@tonic-gate  * Disassembly begins in dis_distable, which is equivalent to the One-byte
417c478bd9Sstevel@tonic-gate  * Opcode Map in the Intel IA32 ISA Reference (page A-6 in my copy).  The
427c478bd9Sstevel@tonic-gate  * decoding loops then traverse out through the other tables as necessary to
437c478bd9Sstevel@tonic-gate  * decode a given instruction.
447c478bd9Sstevel@tonic-gate  *
457c478bd9Sstevel@tonic-gate  * The behavior of this file can be controlled by one of the following flags:
467c478bd9Sstevel@tonic-gate  *
477c478bd9Sstevel@tonic-gate  * 	DIS_TEXT	Include text for disassembly
487c478bd9Sstevel@tonic-gate  * 	DIS_MEM		Include memory-size calculations
497c478bd9Sstevel@tonic-gate  *
507c478bd9Sstevel@tonic-gate  * Either or both of these can be defined.
517c478bd9Sstevel@tonic-gate  *
527c478bd9Sstevel@tonic-gate  * This file is not, and will never be, cstyled.  If anything, the tables should
537c478bd9Sstevel@tonic-gate  * be taken out another tab stop or two so nothing overlaps.
547c478bd9Sstevel@tonic-gate  */
557c478bd9Sstevel@tonic-gate 
567c478bd9Sstevel@tonic-gate /*
577c478bd9Sstevel@tonic-gate  * These functions must be provided for the consumer to do disassembly.
587c478bd9Sstevel@tonic-gate  */
597c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
607c478bd9Sstevel@tonic-gate extern char *strncpy(char *, const char *, size_t);
617c478bd9Sstevel@tonic-gate extern size_t strlen(const char *);
627c478bd9Sstevel@tonic-gate extern int strcmp(const char *, const char *);
637c478bd9Sstevel@tonic-gate extern int strncmp(const char *, const char *, size_t);
647c478bd9Sstevel@tonic-gate extern size_t strlcat(char *, const char *, size_t);
657c478bd9Sstevel@tonic-gate #endif
667c478bd9Sstevel@tonic-gate 
677c478bd9Sstevel@tonic-gate 
687c478bd9Sstevel@tonic-gate #define		TERM 	0	/* used to indicate that the 'indirect' */
697c478bd9Sstevel@tonic-gate 				/* field terminates - no pointer.	*/
707c478bd9Sstevel@tonic-gate 
717c478bd9Sstevel@tonic-gate /* Used to decode instructions. */
727c478bd9Sstevel@tonic-gate typedef struct	instable {
737c478bd9Sstevel@tonic-gate 	struct instable	*it_indirect;	/* for decode op codes */
747c478bd9Sstevel@tonic-gate 	uchar_t		it_adrmode;
757c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
767c478bd9Sstevel@tonic-gate 	char		it_name[NCPS];
77d267098bSdmick 	uint_t		it_suffix:1;		/* mnem + "w", "l", or "d" */
787c478bd9Sstevel@tonic-gate #endif
797c478bd9Sstevel@tonic-gate #ifdef DIS_MEM
807c478bd9Sstevel@tonic-gate 	uint_t		it_size:16;
817c478bd9Sstevel@tonic-gate #endif
827c478bd9Sstevel@tonic-gate 	uint_t		it_invalid64:1;		/* opcode invalid in amd64 */
837c478bd9Sstevel@tonic-gate 	uint_t		it_always64:1;		/* 64 bit when in 64 bit mode */
847c478bd9Sstevel@tonic-gate 	uint_t		it_invalid32:1;		/* invalid in IA32 */
857c478bd9Sstevel@tonic-gate 	uint_t		it_stackop:1;		/* push/pop stack operation */
86245ac945SRobert Mustacchi 	uint_t		it_vexwoxmm:1;		/* VEX instructions that don't use XMM/YMM */
87245ac945SRobert Mustacchi 	uint_t		it_avxsuf:1;		/* AVX suffix required */
887c478bd9Sstevel@tonic-gate } instable_t;
897c478bd9Sstevel@tonic-gate 
907c478bd9Sstevel@tonic-gate /*
917c478bd9Sstevel@tonic-gate  * Instruction formats.
927c478bd9Sstevel@tonic-gate  */
937c478bd9Sstevel@tonic-gate enum {
947c478bd9Sstevel@tonic-gate 	UNKNOWN,
957c478bd9Sstevel@tonic-gate 	MRw,
967c478bd9Sstevel@tonic-gate 	IMlw,
977c478bd9Sstevel@tonic-gate 	IMw,
987c478bd9Sstevel@tonic-gate 	IR,
997c478bd9Sstevel@tonic-gate 	OA,
1007c478bd9Sstevel@tonic-gate 	AO,
1017c478bd9Sstevel@tonic-gate 	MS,
1027c478bd9Sstevel@tonic-gate 	SM,
1037c478bd9Sstevel@tonic-gate 	Mv,
1047c478bd9Sstevel@tonic-gate 	Mw,
1057c478bd9Sstevel@tonic-gate 	M,		/* register or memory */
1067aa76ffcSBryan Cantrill 	MG9,		/* register or memory in group 9 (prefix optional) */
1077c478bd9Sstevel@tonic-gate 	Mb,		/* register or memory, always byte sized */
1087c478bd9Sstevel@tonic-gate 	MO,		/* memory only (no registers) */
1097c478bd9Sstevel@tonic-gate 	PREF,
110eb23829fSBryan Cantrill 	SWAPGS_RDTSCP,
111f8801251Skk 	MONITOR_MWAIT,
1127c478bd9Sstevel@tonic-gate 	R,
1137c478bd9Sstevel@tonic-gate 	RA,
1147c478bd9Sstevel@tonic-gate 	SEG,
1157c478bd9Sstevel@tonic-gate 	MR,
1167c478bd9Sstevel@tonic-gate 	RM,
1177aa76ffcSBryan Cantrill 	RM_66r,		/* RM, but with a required 0x66 prefix */
1187c478bd9Sstevel@tonic-gate 	IA,
1197c478bd9Sstevel@tonic-gate 	MA,
1207c478bd9Sstevel@tonic-gate 	SD,
1217c478bd9Sstevel@tonic-gate 	AD,
1227c478bd9Sstevel@tonic-gate 	SA,
1237c478bd9Sstevel@tonic-gate 	D,
1247c478bd9Sstevel@tonic-gate 	INM,
1257c478bd9Sstevel@tonic-gate 	SO,
1267c478bd9Sstevel@tonic-gate 	BD,
1277c478bd9Sstevel@tonic-gate 	I,
1287c478bd9Sstevel@tonic-gate 	P,
1297c478bd9Sstevel@tonic-gate 	V,
1307c478bd9Sstevel@tonic-gate 	DSHIFT,		/* for double shift that has an 8-bit immediate */
1317c478bd9Sstevel@tonic-gate 	U,
1327c478bd9Sstevel@tonic-gate 	OVERRIDE,
1337c478bd9Sstevel@tonic-gate 	NORM,		/* instructions w/o ModR/M byte, no memory access */
1347c478bd9Sstevel@tonic-gate 	IMPLMEM,	/* instructions w/o ModR/M byte, implicit mem access */
1357c478bd9Sstevel@tonic-gate 	O,		/* for call	*/
1367c478bd9Sstevel@tonic-gate 	JTAB,		/* jump table 	*/
1377c478bd9Sstevel@tonic-gate 	IMUL,		/* for 186 iimul instr  */
1387c478bd9Sstevel@tonic-gate 	CBW,		/* so data16 can be evaluated for cbw and variants */
1397c478bd9Sstevel@tonic-gate 	MvI,		/* for 186 logicals */
1407c478bd9Sstevel@tonic-gate 	ENTER,		/* for 186 enter instr  */
1417c478bd9Sstevel@tonic-gate 	RMw,		/* for 286 arpl instr */
1427c478bd9Sstevel@tonic-gate 	Ib,		/* for push immediate byte */
1437c478bd9Sstevel@tonic-gate 	F,		/* for 287 instructions */
1447c478bd9Sstevel@tonic-gate 	FF,		/* for 287 instructions */
1457c478bd9Sstevel@tonic-gate 	FFC,		/* for 287 instructions */
1467c478bd9Sstevel@tonic-gate 	DM,		/* 16-bit data */
1477c478bd9Sstevel@tonic-gate 	AM,		/* 16-bit addr */
1487c478bd9Sstevel@tonic-gate 	LSEG,		/* for 3-bit seg reg encoding */
1497c478bd9Sstevel@tonic-gate 	MIb,		/* for 386 logicals */
1507c478bd9Sstevel@tonic-gate 	SREG,		/* for 386 special registers */
1517c478bd9Sstevel@tonic-gate 	PREFIX,		/* a REP instruction prefix */
1527c478bd9Sstevel@tonic-gate 	LOCK,		/* a LOCK instruction prefix */
1537c478bd9Sstevel@tonic-gate 	INT3,		/* The int 3 instruction, which has a fake operand */
1547c478bd9Sstevel@tonic-gate 	INTx,		/* The normal int instruction, with explicit int num */
1557c478bd9Sstevel@tonic-gate 	DSHIFTcl,	/* for double shift that implicitly uses %cl */
1567c478bd9Sstevel@tonic-gate 	CWD,		/* so data16 can be evaluated for cwd and variants */
1577c478bd9Sstevel@tonic-gate 	RET,		/* single immediate 16-bit operand */
1587c478bd9Sstevel@tonic-gate 	MOVZ,		/* for movs and movz, with different size operands */
159d0f8ff6eSkk 	CRC32,		/* for crc32, with different size operands */
1607c478bd9Sstevel@tonic-gate 	XADDB,		/* for xaddb */
1617c478bd9Sstevel@tonic-gate 	MOVSXZ,		/* AMD64 mov sign extend 32 to 64 bit instruction */
16282d5eb48SKrishnendu Sadhukhan - Sun Microsystems 	MOVBE,		/* movbe instruction */
1637c478bd9Sstevel@tonic-gate 
1647c478bd9Sstevel@tonic-gate /*
1657c478bd9Sstevel@tonic-gate  * MMX/SIMD addressing modes.
1667c478bd9Sstevel@tonic-gate  */
1677c478bd9Sstevel@tonic-gate 
1687c478bd9Sstevel@tonic-gate 	MMO,		/* Prefixable MMX/SIMD-Int	mm/mem	-> mm */
1697c478bd9Sstevel@tonic-gate 	MMOIMPL,	/* Prefixable MMX/SIMD-Int	mm	-> mm (mem) */
1707c478bd9Sstevel@tonic-gate 	MMO3P,		/* Prefixable MMX/SIMD-Int	mm	-> r32,imm8 */
1717c478bd9Sstevel@tonic-gate 	MMOM3,		/* Prefixable MMX/SIMD-Int	mm	-> r32 	*/
1727c478bd9Sstevel@tonic-gate 	MMOS,		/* Prefixable MMX/SIMD-Int	mm	-> mm/mem */
1737c478bd9Sstevel@tonic-gate 	MMOMS,		/* Prefixable MMX/SIMD-Int	mm	-> mem */
1747c478bd9Sstevel@tonic-gate 	MMOPM,		/* MMX/SIMD-Int			mm/mem	-> mm,imm8 */
175d0f8ff6eSkk 	MMOPM_66o,	/* MMX/SIMD-Int 0x66 optional	mm/mem	-> mm,imm8 */
1767c478bd9Sstevel@tonic-gate 	MMOPRM,		/* Prefixable MMX/SIMD-Int	r32/mem	-> mm,imm8 */
1777c478bd9Sstevel@tonic-gate 	MMOSH,		/* Prefixable MMX		mm,imm8	*/
1787c478bd9Sstevel@tonic-gate 	MM,		/* MMX/SIMD-Int			mm/mem	-> mm	*/
1797c478bd9Sstevel@tonic-gate 	MMS,		/* MMX/SIMD-Int			mm	-> mm/mem */
1807c478bd9Sstevel@tonic-gate 	MMSH,		/* MMX				mm,imm8 */
1817c478bd9Sstevel@tonic-gate 	XMMO,		/* Prefixable SIMD		xmm/mem	-> xmm */
1827c478bd9Sstevel@tonic-gate 	XMMOS,		/* Prefixable SIMD		xmm	-> xmm/mem */
1837c478bd9Sstevel@tonic-gate 	XMMOPM,		/* Prefixable SIMD		xmm/mem	w/to xmm,imm8 */
1847c478bd9Sstevel@tonic-gate 	XMMOMX,		/* Prefixable SIMD		mm/mem	-> xmm */
1857c478bd9Sstevel@tonic-gate 	XMMOX3,		/* Prefixable SIMD		xmm	-> r32 */
1867c478bd9Sstevel@tonic-gate 	XMMOXMM,	/* Prefixable SIMD		xmm/mem	-> mm	*/
1877c478bd9Sstevel@tonic-gate 	XMMOM,		/* Prefixable SIMD		xmm	-> mem */
1887c478bd9Sstevel@tonic-gate 	XMMOMS,		/* Prefixable SIMD		mem	-> xmm */
1897c478bd9Sstevel@tonic-gate 	XMM,		/* SIMD 			xmm/mem	-> xmm */
190d0f8ff6eSkk 	XMM_66r,	/* SIMD 0x66 prefix required	xmm/mem	-> xmm */
191d0f8ff6eSkk 	XMM_66o,	/* SIMD 0x66 prefix optional 	xmm/mem	-> xmm */
1927c478bd9Sstevel@tonic-gate 	XMMXIMPL,	/* SIMD				xmm	-> xmm (mem) */
1937c478bd9Sstevel@tonic-gate 	XMM3P,		/* SIMD				xmm	-> r32,imm8 */
194d0f8ff6eSkk 	XMM3PM_66r,	/* SIMD 0x66 prefix required	xmm	-> r32/mem,imm8 */
1957c478bd9Sstevel@tonic-gate 	XMMP,		/* SIMD 			xmm/mem w/to xmm,imm8 */
196d0f8ff6eSkk 	XMMP_66o,	/* SIMD 0x66 prefix optional	xmm/mem w/to xmm,imm8 */
197d0f8ff6eSkk 	XMMP_66r,	/* SIMD 0x66 prefix required	xmm/mem w/to xmm,imm8 */
1987c478bd9Sstevel@tonic-gate 	XMMPRM,		/* SIMD 			r32/mem -> xmm,imm8 */
199d0f8ff6eSkk 	XMMPRM_66r,	/* SIMD 0x66 prefix required	r32/mem -> xmm,imm8 */
2007c478bd9Sstevel@tonic-gate 	XMMS,		/* SIMD				xmm	-> xmm/mem */
2017c478bd9Sstevel@tonic-gate 	XMMM,		/* SIMD 			mem	-> xmm */
202d0f8ff6eSkk 	XMMM_66r,	/* SIMD	0x66 prefix required	mem	-> xmm */
2037c478bd9Sstevel@tonic-gate 	XMMMS,		/* SIMD				xmm	-> mem */
2047c478bd9Sstevel@tonic-gate 	XMM3MX,		/* SIMD 			r32/mem -> xmm */
2057c478bd9Sstevel@tonic-gate 	XMM3MXS,	/* SIMD 			xmm	-> r32/mem */
2067c478bd9Sstevel@tonic-gate 	XMMSH,		/* SIMD 			xmm,imm8 */
2077c478bd9Sstevel@tonic-gate 	XMMXM3,		/* SIMD 			xmm/mem -> r32 */
2087c478bd9Sstevel@tonic-gate 	XMMX3,		/* SIMD 			xmm	-> r32 */
2097c478bd9Sstevel@tonic-gate 	XMMXMM,		/* SIMD 			xmm/mem	-> mm */
2107c478bd9Sstevel@tonic-gate 	XMMMX,		/* SIMD 			mm	-> xmm */
2117c478bd9Sstevel@tonic-gate 	XMMXM,		/* SIMD 			xmm	-> mm */
212f8801251Skk         XMMX2I,		/* SIMD				xmm -> xmm, imm, imm */
213f8801251Skk         XMM2I,		/* SIMD				xmm, imm, imm */
2147c478bd9Sstevel@tonic-gate 	XMMFENCE,	/* SIMD lfence or mfence */
215ab47273fSEdward Gillett 	XMMSFNC,	/* SIMD sfence (none or mem) */
216ab47273fSEdward Gillett 	XGETBV_XSETBV,
217ab47273fSEdward Gillett 	VEX_NONE,	/* VEX  no operand */
218ab47273fSEdward Gillett 	VEX_MO,		/* VEX	mod_rm		               -> implicit reg */
219ab47273fSEdward Gillett 	VEX_RMrX,	/* VEX  VEX.vvvv, mod_rm               -> mod_reg */
220245ac945SRobert Mustacchi 	VEX_VRMrX,	/* VEX  mod_rm, VEX.vvvv               -> mod_rm */
221ab47273fSEdward Gillett 	VEX_RRX,	/* VEX  VEX.vvvv, mod_reg              -> mod_rm */
222ab47273fSEdward Gillett 	VEX_RMRX,	/* VEX  VEX.vvvv, mod_rm, imm8[7:4]    -> mod_reg */
223ab47273fSEdward Gillett 	VEX_MX,         /* VEX  mod_rm                         -> mod_reg */
224ab47273fSEdward Gillett 	VEX_MXI,        /* VEX  mod_rm, imm8                   -> mod_reg */
225ab47273fSEdward Gillett 	VEX_XXI,        /* VEX  mod_rm, imm8                   -> VEX.vvvv */
226ab47273fSEdward Gillett 	VEX_MR,         /* VEX  mod_rm                         -> mod_reg */
227ab47273fSEdward Gillett 	VEX_RRI,        /* VEX  mod_reg, mod_rm                -> implicit(eflags/r32) */
228ab47273fSEdward Gillett 	VEX_RX,         /* VEX  mod_reg                        -> mod_rm */
229ab47273fSEdward Gillett 	VEX_RR,         /* VEX  mod_rm                         -> mod_reg */
230ab47273fSEdward Gillett 	VEX_RRi,        /* VEX  mod_rm, imm8                   -> mod_reg */
231ab47273fSEdward Gillett 	VEX_RM,         /* VEX  mod_reg                        -> mod_rm */
232245ac945SRobert Mustacchi 	VEX_RIM,	/* VEX  mod_reg, imm8                  -> mod_rm */
233ab47273fSEdward Gillett 	VEX_RRM,        /* VEX  VEX.vvvv, mod_reg              -> mod_rm */
2347aa76ffcSBryan Cantrill 	VEX_RMX,        /* VEX  VEX.vvvv, mod_rm               -> mod_reg */
235245ac945SRobert Mustacchi 	VEX_SbVM,	/* VEX  SIB, VEX.vvvv                  -> mod_rm */
2367aa76ffcSBryan Cantrill 	VMx,		/* vmcall/vmlaunch/vmresume/vmxoff */
23770dc7639SRichard Lowe 	VMxo,		/* VMx instruction with optional prefix */
238245ac945SRobert Mustacchi 	SVM,		/* AMD SVM instructions */
239245ac945SRobert Mustacchi 	BLS,		/* BLSR, BLSMSK, BLSI */
2408889c875SRobert Mustacchi 	FMA,		/* FMA instructions, all VEX_RMrX */
2418889c875SRobert Mustacchi 	ADX		/* ADX instructions, support REX.w, mod_rm->mod_reg */
2427c478bd9Sstevel@tonic-gate };
2437c478bd9Sstevel@tonic-gate 
244ab47273fSEdward Gillett /*
245ab47273fSEdward Gillett  * VEX prefixes
246ab47273fSEdward Gillett  */
247ab47273fSEdward Gillett #define VEX_2bytes	0xC5	/* the first byte of two-byte form */
248ab47273fSEdward Gillett #define VEX_3bytes	0xC4	/* the first byte of three-byte form */
249ab47273fSEdward Gillett 
2507c478bd9Sstevel@tonic-gate #define	FILL	0x90	/* Fill byte used for alignment (nop)	*/
2517c478bd9Sstevel@tonic-gate 
2527c478bd9Sstevel@tonic-gate /*
2537c478bd9Sstevel@tonic-gate ** Register numbers for the i386
2547c478bd9Sstevel@tonic-gate */
2557c478bd9Sstevel@tonic-gate #define	EAX_REGNO 0
2567c478bd9Sstevel@tonic-gate #define	ECX_REGNO 1
2577c478bd9Sstevel@tonic-gate #define	EDX_REGNO 2
2587c478bd9Sstevel@tonic-gate #define	EBX_REGNO 3
2597c478bd9Sstevel@tonic-gate #define	ESP_REGNO 4
2607c478bd9Sstevel@tonic-gate #define	EBP_REGNO 5
2617c478bd9Sstevel@tonic-gate #define	ESI_REGNO 6
2627c478bd9Sstevel@tonic-gate #define	EDI_REGNO 7
2637c478bd9Sstevel@tonic-gate 
2647c478bd9Sstevel@tonic-gate /*
2657c478bd9Sstevel@tonic-gate  * modes for immediate values
2667c478bd9Sstevel@tonic-gate  */
2677c478bd9Sstevel@tonic-gate #define	MODE_NONE	0
2687c478bd9Sstevel@tonic-gate #define	MODE_IPREL	1	/* signed IP relative value */
2697c478bd9Sstevel@tonic-gate #define	MODE_SIGNED	2	/* sign extended immediate */
2707c478bd9Sstevel@tonic-gate #define	MODE_IMPLIED	3	/* constant value implied from opcode */
2717c478bd9Sstevel@tonic-gate #define	MODE_OFFSET	4	/* offset part of an address */
272d267098bSdmick #define	MODE_RIPREL	5	/* like IPREL, but from %rip (amd64) */
2737c478bd9Sstevel@tonic-gate 
2747c478bd9Sstevel@tonic-gate /*
2757c478bd9Sstevel@tonic-gate  * The letters used in these macros are:
2767c478bd9Sstevel@tonic-gate  *   IND - indirect to another to another table
2777c478bd9Sstevel@tonic-gate  *   "T" - means to Terminate indirections (this is the final opcode)
2787c478bd9Sstevel@tonic-gate  *   "S" - means "operand length suffix required"
279245ac945SRobert Mustacchi  *   "Sa" - means AVX2 suffix (d/q) required
2807c478bd9Sstevel@tonic-gate  *   "NS" - means "no suffix" which is the operand length suffix of the opcode
2817c478bd9Sstevel@tonic-gate  *   "Z" - means instruction size arg required
2827c478bd9Sstevel@tonic-gate  *   "u" - means the opcode is invalid in IA32 but valid in amd64
2837c478bd9Sstevel@tonic-gate  *   "x" - means the opcode is invalid in amd64, but not IA32
2847c478bd9Sstevel@tonic-gate  *   "y" - means the operand size is always 64 bits in 64 bit mode
2857c478bd9Sstevel@tonic-gate  *   "p" - means push/pop stack operation
286245ac945SRobert Mustacchi  *   "vr" - means VEX instruction that operates on normal registers, not fpu
2877c478bd9Sstevel@tonic-gate  */
2887c478bd9Sstevel@tonic-gate 
2897c478bd9Sstevel@tonic-gate #if defined(DIS_TEXT) && defined(DIS_MEM)
2907c478bd9Sstevel@tonic-gate #define	IND(table)		{(instable_t *)table, 0, "", 0, 0, 0, 0, 0, 0}
2917c478bd9Sstevel@tonic-gate #define	INDx(table)		{(instable_t *)table, 0, "", 0, 0, 1, 0, 0, 0}
2927c478bd9Sstevel@tonic-gate #define	TNS(name, amode)	{TERM, amode, name, 0, 0, 0, 0, 0, 0}
2937c478bd9Sstevel@tonic-gate #define	TNSu(name, amode)	{TERM, amode, name, 0, 0, 0, 0, 1, 0}
2947c478bd9Sstevel@tonic-gate #define	TNSx(name, amode)	{TERM, amode, name, 0, 0, 1, 0, 0, 0}
2957c478bd9Sstevel@tonic-gate #define	TNSy(name, amode)	{TERM, amode, name, 0, 0, 0, 1, 0, 0}
2967c478bd9Sstevel@tonic-gate #define	TNSyp(name, amode)	{TERM, amode, name, 0, 0, 0, 1, 0, 1}
2977c478bd9Sstevel@tonic-gate #define	TNSZ(name, amode, sz)	{TERM, amode, name, 0, sz, 0, 0, 0, 0}
2987c478bd9Sstevel@tonic-gate #define	TNSZy(name, amode, sz)	{TERM, amode, name, 0, sz, 0, 1, 0, 0}
299245ac945SRobert Mustacchi #define	TNSZvr(name, amode, sz)	{TERM, amode, name, 0, sz, 0, 0, 0, 0, 1}
3007c478bd9Sstevel@tonic-gate #define	TS(name, amode)		{TERM, amode, name, 1, 0, 0, 0, 0, 0}
3017c478bd9Sstevel@tonic-gate #define	TSx(name, amode)	{TERM, amode, name, 1, 0, 1, 0, 0, 0}
3027c478bd9Sstevel@tonic-gate #define	TSy(name, amode)	{TERM, amode, name, 1, 0, 0, 1, 0, 0}
3037c478bd9Sstevel@tonic-gate #define	TSp(name, amode)	{TERM, amode, name, 1, 0, 0, 0, 0, 1}
3047c478bd9Sstevel@tonic-gate #define	TSZ(name, amode, sz)	{TERM, amode, name, 1, sz, 0, 0, 0, 0}
305245ac945SRobert Mustacchi #define	TSaZ(name, amode, sz)	{TERM, amode, name, 1, sz, 0, 0, 0, 0, 0, 1}
3067c478bd9Sstevel@tonic-gate #define	TSZx(name, amode, sz)	{TERM, amode, name, 1, sz, 1, 0, 0, 0}
3077c478bd9Sstevel@tonic-gate #define	TSZy(name, amode, sz)	{TERM, amode, name, 1, sz, 0, 1, 0, 0}
3087c478bd9Sstevel@tonic-gate #define	INVALID			{TERM, UNKNOWN, "", 0, 0, 0, 0, 0}
3097c478bd9Sstevel@tonic-gate #elif defined(DIS_TEXT)
3107c478bd9Sstevel@tonic-gate #define	IND(table)		{(instable_t *)table, 0, "", 0, 0, 0, 0, 0}
3117c478bd9Sstevel@tonic-gate #define	INDx(table)		{(instable_t *)table, 0, "", 0, 1, 0, 0, 0}
3127c478bd9Sstevel@tonic-gate #define	TNS(name, amode)	{TERM, amode, name, 0, 0, 0, 0, 0}
3137c478bd9Sstevel@tonic-gate #define	TNSu(name, amode)	{TERM, amode, name, 0, 0, 0, 1, 0}
3147c478bd9Sstevel@tonic-gate #define	TNSx(name, amode)	{TERM, amode, name, 0, 1, 0, 0, 0}
3157c478bd9Sstevel@tonic-gate #define	TNSy(name, amode)	{TERM, amode, name, 0, 0, 1, 0, 0}
3167c478bd9Sstevel@tonic-gate #define	TNSyp(name, amode)	{TERM, amode, name, 0, 0, 1, 0, 1}
3177c478bd9Sstevel@tonic-gate #define	TNSZ(name, amode, sz)	{TERM, amode, name, 0, 0, 0, 0, 0}
3187c478bd9Sstevel@tonic-gate #define	TNSZy(name, amode, sz)	{TERM, amode, name, 0, 0, 1, 0, 0}
319245ac945SRobert Mustacchi #define	TNSZvr(name, amode, sz)	{TERM, amode, name, 0, 0, 0, 0, 0, 1}
3207c478bd9Sstevel@tonic-gate #define	TS(name, amode)		{TERM, amode, name, 1, 0, 0, 0, 0}
3217c478bd9Sstevel@tonic-gate #define	TSx(name, amode)	{TERM, amode, name, 1, 1, 0, 0, 0}
3227c478bd9Sstevel@tonic-gate #define	TSy(name, amode)	{TERM, amode, name, 1, 0, 1, 0, 0}
3237c478bd9Sstevel@tonic-gate #define	TSp(name, amode)	{TERM, amode, name, 1, 0, 0, 0, 1}
3247c478bd9Sstevel@tonic-gate #define	TSZ(name, amode, sz)	{TERM, amode, name, 1, 0, 0, 0, 0}
325245ac945SRobert Mustacchi #define	TSaZ(name, amode, sz)	{TERM, amode, name, 1, 0, 0, 0, 0, 0, 1}
3267c478bd9Sstevel@tonic-gate #define	TSZx(name, amode, sz)	{TERM, amode, name, 1, 1, 0, 0, 0}
3277c478bd9Sstevel@tonic-gate #define	TSZy(name, amode, sz)	{TERM, amode, name, 1, 0, 1, 0, 0}
3287c478bd9Sstevel@tonic-gate #define	INVALID			{TERM, UNKNOWN, "", 0, 0, 0, 0, 0}
3297c478bd9Sstevel@tonic-gate #elif defined(DIS_MEM)
3307c478bd9Sstevel@tonic-gate #define	IND(table)		{(instable_t *)table, 0, 0, 0, 0, 0, 0}
3317c478bd9Sstevel@tonic-gate #define	INDx(table)		{(instable_t *)table, 0, 0, 1, 0, 0, 0}
3327c478bd9Sstevel@tonic-gate #define	TNS(name, amode)	{TERM, amode,  0, 0, 0, 0, 0}
3337c478bd9Sstevel@tonic-gate #define	TNSu(name, amode)	{TERM, amode,  0, 0, 0, 1, 0}
3347c478bd9Sstevel@tonic-gate #define	TNSy(name, amode)	{TERM, amode,  0, 0, 1, 0, 0}
3357c478bd9Sstevel@tonic-gate #define	TNSyp(name, amode)	{TERM, amode,  0, 0, 1, 0, 1}
3367c478bd9Sstevel@tonic-gate #define	TNSx(name, amode)	{TERM, amode,  0, 1, 0, 0, 0}
3377c478bd9Sstevel@tonic-gate #define	TNSZ(name, amode, sz)	{TERM, amode, sz, 0, 0, 0, 0}
3387c478bd9Sstevel@tonic-gate #define	TNSZy(name, amode, sz)	{TERM, amode, sz, 0, 1, 0, 0}
339245ac945SRobert Mustacchi #define	TNSZvr(name, amode, sz)	{TERM, amode, sz, 0, 0, 0, 0, 1}
3407c478bd9Sstevel@tonic-gate #define	TS(name, amode)		{TERM, amode,  0, 0, 0, 0, 0}
3417c478bd9Sstevel@tonic-gate #define	TSx(name, amode)	{TERM, amode,  0, 1, 0, 0, 0}
3427c478bd9Sstevel@tonic-gate #define	TSy(name, amode)	{TERM, amode,  0, 0, 1, 0, 0}
3437c478bd9Sstevel@tonic-gate #define	TSp(name, amode)	{TERM, amode,  0, 0, 0, 0, 1}
3447c478bd9Sstevel@tonic-gate #define	TSZ(name, amode, sz)	{TERM, amode, sz, 0, 0, 0, 0}
345245ac945SRobert Mustacchi #define	TSaZ(name, amode, sz)	{TERM, amode, sz, 0, 0, 0, 0, 0, 1}
3467c478bd9Sstevel@tonic-gate #define	TSZx(name, amode, sz)	{TERM, amode, sz, 1, 0, 0, 0}
3477c478bd9Sstevel@tonic-gate #define	TSZy(name, amode, sz)	{TERM, amode, sz, 0, 1, 0, 0}
3487c478bd9Sstevel@tonic-gate #define	INVALID			{TERM, UNKNOWN, 0, 0, 0, 0, 0}
3497c478bd9Sstevel@tonic-gate #else
3507c478bd9Sstevel@tonic-gate #define	IND(table)		{(instable_t *)table, 0, 0, 0, 0, 0}
3517c478bd9Sstevel@tonic-gate #define	INDx(table)		{(instable_t *)table, 0, 1, 0, 0, 0}
3527c478bd9Sstevel@tonic-gate #define	TNS(name, amode)	{TERM, amode,  0, 0, 0, 0}
3537c478bd9Sstevel@tonic-gate #define	TNSu(name, amode)	{TERM, amode,  0, 0, 1, 0}
3547c478bd9Sstevel@tonic-gate #define	TNSy(name, amode)	{TERM, amode,  0, 1, 0, 0}
3557c478bd9Sstevel@tonic-gate #define	TNSyp(name, amode)	{TERM, amode,  0, 1, 0, 1}
3567c478bd9Sstevel@tonic-gate #define	TNSx(name, amode)	{TERM, amode,  1, 0, 0, 0}
3577c478bd9Sstevel@tonic-gate #define	TNSZ(name, amode, sz)	{TERM, amode,  0, 0, 0, 0}
3587c478bd9Sstevel@tonic-gate #define	TNSZy(name, amode, sz)	{TERM, amode,  0, 1, 0, 0}
359245ac945SRobert Mustacchi #define	TNSZvr(name, amode, sz)	{TERM, amode,  0, 0, 0, 0, 1}
3607c478bd9Sstevel@tonic-gate #define	TS(name, amode)		{TERM, amode,  0, 0, 0, 0}
3617c478bd9Sstevel@tonic-gate #define	TSx(name, amode)	{TERM, amode,  1, 0, 0, 0}
3627c478bd9Sstevel@tonic-gate #define	TSy(name, amode)	{TERM, amode,  0, 1, 0, 0}
3637c478bd9Sstevel@tonic-gate #define	TSp(name, amode)	{TERM, amode,  0, 0, 0, 1}
3647c478bd9Sstevel@tonic-gate #define	TSZ(name, amode, sz)	{TERM, amode,  0, 0, 0, 0}
365245ac945SRobert Mustacchi #define	TSaZ(name, amode, sz)	{TERM, amode,  0, 0, 0, 0, 0, 1}
3667c478bd9Sstevel@tonic-gate #define	TSZx(name, amode, sz)	{TERM, amode,  1, 0, 0, 0}
3677c478bd9Sstevel@tonic-gate #define	TSZy(name, amode, sz)	{TERM, amode,  0, 1, 0, 0}
3687c478bd9Sstevel@tonic-gate #define	INVALID			{TERM, UNKNOWN, 0, 0, 0, 0}
3697c478bd9Sstevel@tonic-gate #endif
3707c478bd9Sstevel@tonic-gate 
3717c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
3727c478bd9Sstevel@tonic-gate /*
3737c478bd9Sstevel@tonic-gate  * this decodes the r_m field for mode's 0, 1, 2 in 16 bit mode
3747c478bd9Sstevel@tonic-gate  */
3757c478bd9Sstevel@tonic-gate const char *const dis_addr16[3][8] = {
3767c478bd9Sstevel@tonic-gate "(%bx,%si)", "(%bx,%di)", "(%bp,%si)", "(%bp,%di)", "(%si)", "(%di)", "",
3777c478bd9Sstevel@tonic-gate 									"(%bx)",
3787c478bd9Sstevel@tonic-gate "(%bx,%si)", "(%bx,%di)", "(%bp,%si)", "(%bp,%di)", "(%si)", "(%di", "(%bp)",
3797c478bd9Sstevel@tonic-gate 									"(%bx)",
3807c478bd9Sstevel@tonic-gate "(%bx,%si)", "(%bx,%di)", "(%bp,%si)", "(%bp,%di)", "(%si)", "(%di)", "(%bp)",
3817c478bd9Sstevel@tonic-gate 									"(%bx)",
3827c478bd9Sstevel@tonic-gate };
3837c478bd9Sstevel@tonic-gate 
3847c478bd9Sstevel@tonic-gate 
3857c478bd9Sstevel@tonic-gate /*
3867c478bd9Sstevel@tonic-gate  * This decodes 32 bit addressing mode r_m field for modes 0, 1, 2
3877c478bd9Sstevel@tonic-gate  */
3887c478bd9Sstevel@tonic-gate const char *const dis_addr32_mode0[16] = {
3897c478bd9Sstevel@tonic-gate   "(%eax)", "(%ecx)", "(%edx)",  "(%ebx)",  "", "",        "(%esi)",  "(%edi)",
3907c478bd9Sstevel@tonic-gate   "(%r8d)", "(%r9d)", "(%r10d)", "(%r11d)", "", "",        "(%r14d)", "(%r15d)"
3917c478bd9Sstevel@tonic-gate };
3927c478bd9Sstevel@tonic-gate 
3937c478bd9Sstevel@tonic-gate const char *const dis_addr32_mode12[16] = {
3947c478bd9Sstevel@tonic-gate   "(%eax)", "(%ecx)", "(%edx)",  "(%ebx)",  "", "(%ebp)",  "(%esi)",  "(%edi)",
3957c478bd9Sstevel@tonic-gate   "(%r8d)", "(%r9d)", "(%r10d)", "(%r11d)", "", "(%r13d)", "(%r14d)", "(%r15d)"
3967c478bd9Sstevel@tonic-gate };
3977c478bd9Sstevel@tonic-gate 
3987c478bd9Sstevel@tonic-gate /*
3997c478bd9Sstevel@tonic-gate  * This decodes 64 bit addressing mode r_m field for modes 0, 1, 2
4007c478bd9Sstevel@tonic-gate  */
4017c478bd9Sstevel@tonic-gate const char *const dis_addr64_mode0[16] = {
4027c478bd9Sstevel@tonic-gate  "(%rax)", "(%rcx)", "(%rdx)", "(%rbx)", "",       "(%rip)", "(%rsi)", "(%rdi)",
4037c478bd9Sstevel@tonic-gate  "(%r8)",  "(%r9)",  "(%r10)", "(%r11)", "(%r12)", "(%rip)", "(%r14)", "(%r15)"
4047c478bd9Sstevel@tonic-gate };
4057c478bd9Sstevel@tonic-gate const char *const dis_addr64_mode12[16] = {
4067c478bd9Sstevel@tonic-gate  "(%rax)", "(%rcx)", "(%rdx)", "(%rbx)", "",       "(%rbp)", "(%rsi)", "(%rdi)",
4077c478bd9Sstevel@tonic-gate  "(%r8)",  "(%r9)",  "(%r10)", "(%r11)", "(%r12)", "(%r13)", "(%r14)", "(%r15)"
4087c478bd9Sstevel@tonic-gate };
4097c478bd9Sstevel@tonic-gate 
4107c478bd9Sstevel@tonic-gate /*
4117c478bd9Sstevel@tonic-gate  * decode for scale from SIB byte
4127c478bd9Sstevel@tonic-gate  */
4137c478bd9Sstevel@tonic-gate const char *const dis_scale_factor[4] = { ")", ",2)", ",4)", ",8)" };
4147c478bd9Sstevel@tonic-gate 
415245ac945SRobert Mustacchi /*
416245ac945SRobert Mustacchi  * decode for scale from VSIB byte, note that we always include the scale factor
417245ac945SRobert Mustacchi  * to match gas.
418245ac945SRobert Mustacchi  */
419245ac945SRobert Mustacchi const char *const dis_vscale_factor[4] = { ",1)", ",2)", ",4)", ",8)" };
420245ac945SRobert Mustacchi 
4217c478bd9Sstevel@tonic-gate /*
4227c478bd9Sstevel@tonic-gate  * register decoding for normal references to registers (ie. not addressing)
4237c478bd9Sstevel@tonic-gate  */
4247c478bd9Sstevel@tonic-gate const char *const dis_REG8[16] = {
4257c478bd9Sstevel@tonic-gate 	"%al",  "%cl",  "%dl",   "%bl",   "%ah",   "%ch",   "%dh",   "%bh",
4267c478bd9Sstevel@tonic-gate 	"%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
4277c478bd9Sstevel@tonic-gate };
4287c478bd9Sstevel@tonic-gate 
4297c478bd9Sstevel@tonic-gate const char *const dis_REG8_REX[16] = {
4307c478bd9Sstevel@tonic-gate 	"%al",  "%cl",  "%dl",   "%bl",   "%spl",  "%bpl",  "%sil",  "%dil",
4317c478bd9Sstevel@tonic-gate 	"%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
4327c478bd9Sstevel@tonic-gate };
4337c478bd9Sstevel@tonic-gate 
4347c478bd9Sstevel@tonic-gate const char *const dis_REG16[16] = {
4357c478bd9Sstevel@tonic-gate 	"%ax",  "%cx",  "%dx",   "%bx",   "%sp",   "%bp",   "%si",   "%di",
4367c478bd9Sstevel@tonic-gate 	"%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
4377c478bd9Sstevel@tonic-gate };
4387c478bd9Sstevel@tonic-gate 
4397c478bd9Sstevel@tonic-gate const char *const dis_REG32[16] = {
4407c478bd9Sstevel@tonic-gate 	"%eax", "%ecx", "%edx",  "%ebx",  "%esp",  "%ebp",  "%esi",  "%edi",
4417c478bd9Sstevel@tonic-gate 	"%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
4427c478bd9Sstevel@tonic-gate };
4437c478bd9Sstevel@tonic-gate 
4447c478bd9Sstevel@tonic-gate const char *const dis_REG64[16] = {
4457c478bd9Sstevel@tonic-gate 	"%rax", "%rcx", "%rdx",  "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
4467c478bd9Sstevel@tonic-gate 	"%r8",  "%r9",  "%r10",  "%r11", "%r12", "%r13", "%r14", "%r15"
4477c478bd9Sstevel@tonic-gate };
4487c478bd9Sstevel@tonic-gate 
4497c478bd9Sstevel@tonic-gate const char *const dis_DEBUGREG[16] = {
4507c478bd9Sstevel@tonic-gate 	"%db0", "%db1", "%db2",  "%db3",  "%db4",  "%db5",  "%db6",  "%db7",
4517c478bd9Sstevel@tonic-gate 	"%db8", "%db9", "%db10", "%db11", "%db12", "%db13", "%db14", "%db15"
4527c478bd9Sstevel@tonic-gate };
4537c478bd9Sstevel@tonic-gate 
4547c478bd9Sstevel@tonic-gate const char *const dis_CONTROLREG[16] = {
4557c478bd9Sstevel@tonic-gate     "%cr0", "%cr1", "%cr2", "%cr3", "%cr4", "%cr5?", "%cr6?", "%cr7?",
4567c478bd9Sstevel@tonic-gate     "%cr8", "%cr9?", "%cr10?", "%cr11?", "%cr12?", "%cr13?", "%cr14?", "%cr15?"
4577c478bd9Sstevel@tonic-gate };
4587c478bd9Sstevel@tonic-gate 
4597c478bd9Sstevel@tonic-gate const char *const dis_TESTREG[16] = {
4607c478bd9Sstevel@tonic-gate 	"%tr0?", "%tr1?", "%tr2?", "%tr3", "%tr4", "%tr5", "%tr6", "%tr7",
4617c478bd9Sstevel@tonic-gate 	"%tr0?", "%tr1?", "%tr2?", "%tr3", "%tr4", "%tr5", "%tr6", "%tr7"
4627c478bd9Sstevel@tonic-gate };
4637c478bd9Sstevel@tonic-gate 
4647c478bd9Sstevel@tonic-gate const char *const dis_MMREG[16] = {
4657c478bd9Sstevel@tonic-gate 	"%mm0", "%mm1", "%mm2", "%mm3", "%mm4", "%mm5", "%mm6", "%mm7",
4667c478bd9Sstevel@tonic-gate 	"%mm0", "%mm1", "%mm2", "%mm3", "%mm4", "%mm5", "%mm6", "%mm7"
4677c478bd9Sstevel@tonic-gate };
4687c478bd9Sstevel@tonic-gate 
4697c478bd9Sstevel@tonic-gate const char *const dis_XMMREG[16] = {
4707c478bd9Sstevel@tonic-gate     "%xmm0", "%xmm1", "%xmm2", "%xmm3", "%xmm4", "%xmm5", "%xmm6", "%xmm7",
4717c478bd9Sstevel@tonic-gate     "%xmm8", "%xmm9", "%xmm10", "%xmm11", "%xmm12", "%xmm13", "%xmm14", "%xmm15"
4727c478bd9Sstevel@tonic-gate };
4737c478bd9Sstevel@tonic-gate 
474ab47273fSEdward Gillett const char *const dis_YMMREG[16] = {
475ab47273fSEdward Gillett     "%ymm0", "%ymm1", "%ymm2", "%ymm3", "%ymm4", "%ymm5", "%ymm6", "%ymm7",
476ab47273fSEdward Gillett     "%ymm8", "%ymm9", "%ymm10", "%ymm11", "%ymm12", "%ymm13", "%ymm14", "%ymm15"
477ab47273fSEdward Gillett };
478ab47273fSEdward Gillett 
4797c478bd9Sstevel@tonic-gate const char *const dis_SEGREG[16] = {
4807c478bd9Sstevel@tonic-gate 	"%es", "%cs", "%ss", "%ds", "%fs", "%gs", "<reserved>", "<reserved>",
4817c478bd9Sstevel@tonic-gate 	"%es", "%cs", "%ss", "%ds", "%fs", "%gs", "<reserved>", "<reserved>"
4827c478bd9Sstevel@tonic-gate };
4837c478bd9Sstevel@tonic-gate 
4847c478bd9Sstevel@tonic-gate /*
4857c478bd9Sstevel@tonic-gate  * SIMD predicate suffixes
4867c478bd9Sstevel@tonic-gate  */
4877c478bd9Sstevel@tonic-gate const char *const dis_PREDSUFFIX[8] = {
4887c478bd9Sstevel@tonic-gate 	"eq", "lt", "le", "unord", "neq", "nlt", "nle", "ord"
4897c478bd9Sstevel@tonic-gate };
4907c478bd9Sstevel@tonic-gate 
491ab47273fSEdward Gillett const char *const dis_AVXvgrp7[3][8] = {
492ab47273fSEdward Gillett 	/*0	1	2		3		4		5	6		7*/
493ab47273fSEdward Gillett /*71*/	{"",	"",	"vpsrlw",	"",		"vpsraw",	"",	"vpsllw",	""},
494ab47273fSEdward Gillett /*72*/	{"",	"",	"vpsrld",	"",		"vpsrad",	"",	"vpslld",	""},
495ab47273fSEdward Gillett /*73*/	{"",	"",	"vpsrlq",	"vpsrldq",	"",		"",	"vpsllq",	"vpslldq"}
496ab47273fSEdward Gillett };
4977c478bd9Sstevel@tonic-gate 
4987c478bd9Sstevel@tonic-gate #endif	/* DIS_TEXT */
4997c478bd9Sstevel@tonic-gate 
5007c478bd9Sstevel@tonic-gate /*
5017c478bd9Sstevel@tonic-gate  *	"decode table" for 64 bit mode MOVSXD instruction (opcode 0x63)
5027c478bd9Sstevel@tonic-gate  */
5037c478bd9Sstevel@tonic-gate const instable_t dis_opMOVSLD = TNS("movslq",MOVSXZ);
5047c478bd9Sstevel@tonic-gate 
5057c478bd9Sstevel@tonic-gate /*
5067c478bd9Sstevel@tonic-gate  *	"decode table" for pause and clflush instructions
5077c478bd9Sstevel@tonic-gate  */
5087c478bd9Sstevel@tonic-gate const instable_t dis_opPause = TNS("pause", NORM);
5097c478bd9Sstevel@tonic-gate 
5107c478bd9Sstevel@tonic-gate /*
5117c478bd9Sstevel@tonic-gate  *	Decode table for 0x0F00 opcodes
5127c478bd9Sstevel@tonic-gate  */
5137c478bd9Sstevel@tonic-gate const instable_t dis_op0F00[8] = {
5147c478bd9Sstevel@tonic-gate 
5157c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("sldt",M),		TNS("str",M),		TNSy("lldt",M), 	TNSy("ltr",M),
5167c478bd9Sstevel@tonic-gate /*  [4]  */	TNSZ("verr",M,2),	TNSZ("verw",M,2),	INVALID,		INVALID,
5177c478bd9Sstevel@tonic-gate };
5187c478bd9Sstevel@tonic-gate 
5197c478bd9Sstevel@tonic-gate 
5207c478bd9Sstevel@tonic-gate /*
5217c478bd9Sstevel@tonic-gate  *	Decode table for 0x0F01 opcodes
5227c478bd9Sstevel@tonic-gate  */
5237c478bd9Sstevel@tonic-gate const instable_t dis_op0F01[8] = {
5247c478bd9Sstevel@tonic-gate 
52570dc7639SRichard Lowe /*  [0]  */	TNSZ("sgdt",VMx,6),	TNSZ("sidt",MONITOR_MWAIT,6),	TNSZ("lgdt",XGETBV_XSETBV,6),	TNSZ("lidt",SVM,6),
526eb23829fSBryan Cantrill /*  [4]  */	TNSZ("smsw",M,2),	INVALID, 		TNSZ("lmsw",M,2),	TNS("invlpg",SWAPGS_RDTSCP),
5277c478bd9Sstevel@tonic-gate };
5287c478bd9Sstevel@tonic-gate 
5297c478bd9Sstevel@tonic-gate /*
5307c478bd9Sstevel@tonic-gate  *	Decode table for 0x0F18 opcodes -- SIMD prefetch
5317c478bd9Sstevel@tonic-gate  */
5327c478bd9Sstevel@tonic-gate const instable_t dis_op0F18[8] = {
5337c478bd9Sstevel@tonic-gate 
5347c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("prefetchnta",PREF),TNS("prefetcht0",PREF),	TNS("prefetcht1",PREF),	TNS("prefetcht2",PREF),
5357c478bd9Sstevel@tonic-gate /*  [4]  */	INVALID,		INVALID,		INVALID,		INVALID,
5367c478bd9Sstevel@tonic-gate };
5377c478bd9Sstevel@tonic-gate 
5387c478bd9Sstevel@tonic-gate /*
5397c478bd9Sstevel@tonic-gate  * 	Decode table for 0x0FAE opcodes -- SIMD state save/restore
5407c478bd9Sstevel@tonic-gate  */
5417c478bd9Sstevel@tonic-gate const instable_t dis_op0FAE[8] = {
5427c478bd9Sstevel@tonic-gate /*  [0]  */	TNSZ("fxsave",M,512),	TNSZ("fxrstor",M,512),	TNS("ldmxcsr",M),	TNS("stmxcsr",M),
543ab47273fSEdward Gillett /*  [4]  */	TNSZ("xsave",M,512),	TNS("lfence",XMMFENCE), TNS("mfence",XMMFENCE),	TNS("sfence",XMMSFNC),
5447c478bd9Sstevel@tonic-gate };
5457c478bd9Sstevel@tonic-gate 
5467c478bd9Sstevel@tonic-gate /*
5477c478bd9Sstevel@tonic-gate  *	Decode table for 0x0FBA opcodes
5487c478bd9Sstevel@tonic-gate  */
5497c478bd9Sstevel@tonic-gate 
5507c478bd9Sstevel@tonic-gate const instable_t dis_op0FBA[8] = {
5517c478bd9Sstevel@tonic-gate 
5527c478bd9Sstevel@tonic-gate /*  [0]  */	INVALID,		INVALID,		INVALID,		INVALID,
5537c478bd9Sstevel@tonic-gate /*  [4]  */	TS("bt",MIb),		TS("bts",MIb),		TS("btr",MIb),		TS("btc",MIb),
5547c478bd9Sstevel@tonic-gate };
5557c478bd9Sstevel@tonic-gate 
5567c478bd9Sstevel@tonic-gate /*
5577aa76ffcSBryan Cantrill  * 	Decode table for 0x0FC7 opcode (group 9)
5587c478bd9Sstevel@tonic-gate  */
5597c478bd9Sstevel@tonic-gate 
5607c478bd9Sstevel@tonic-gate const instable_t dis_op0FC7[8] = {
5617c478bd9Sstevel@tonic-gate 
5627c478bd9Sstevel@tonic-gate /*  [0]  */	INVALID,		TNS("cmpxchg8b",M),	INVALID,		INVALID,
5637aa76ffcSBryan Cantrill /*  [4]  */	INVALID,		INVALID,		TNS("vmptrld",MG9),	TNS("vmptrst",MG9),
5647c478bd9Sstevel@tonic-gate };
5657c478bd9Sstevel@tonic-gate 
566ebb8ac07SRobert Mustacchi /*
567ebb8ac07SRobert Mustacchi  * 	Decode table for 0x0FC7 opcode (group 9) mode 3
568ebb8ac07SRobert Mustacchi  */
569ebb8ac07SRobert Mustacchi 
570ebb8ac07SRobert Mustacchi const instable_t dis_op0FC7m3[8] = {
571ebb8ac07SRobert Mustacchi 
572ebb8ac07SRobert Mustacchi /*  [0]  */	INVALID,		INVALID,	INVALID,		INVALID,
5738889c875SRobert Mustacchi /*  [4]  */	INVALID,		INVALID,	TNS("rdrand",MG9),	TNS("rdseed", MG9),
574ebb8ac07SRobert Mustacchi };
575ebb8ac07SRobert Mustacchi 
5767aa76ffcSBryan Cantrill /*
5777aa76ffcSBryan Cantrill  * 	Decode table for 0x0FC7 opcode with 0x66 prefix
5787aa76ffcSBryan Cantrill  */
5797aa76ffcSBryan Cantrill 
5807aa76ffcSBryan Cantrill const instable_t dis_op660FC7[8] = {
5817aa76ffcSBryan Cantrill 
5827aa76ffcSBryan Cantrill /*  [0]  */	INVALID,		INVALID,		INVALID,		INVALID,
5837aa76ffcSBryan Cantrill /*  [4]  */	INVALID,		INVALID,		TNS("vmclear",M),	INVALID,
5847aa76ffcSBryan Cantrill };
5857aa76ffcSBryan Cantrill 
5867aa76ffcSBryan Cantrill /*
5877aa76ffcSBryan Cantrill  * 	Decode table for 0x0FC7 opcode with 0xF3 prefix
5887aa76ffcSBryan Cantrill  */
5897aa76ffcSBryan Cantrill 
5907aa76ffcSBryan Cantrill const instable_t dis_opF30FC7[8] = {
5917aa76ffcSBryan Cantrill 
5927aa76ffcSBryan Cantrill /*  [0]  */	INVALID,		INVALID,		INVALID,		INVALID,
5937aa76ffcSBryan Cantrill /*  [4]  */	INVALID,		INVALID,		TNS("vmxon",M),		INVALID,
5947aa76ffcSBryan Cantrill };
5957c478bd9Sstevel@tonic-gate 
5967c478bd9Sstevel@tonic-gate /*
5977c478bd9Sstevel@tonic-gate  *	Decode table for 0x0FC8 opcode -- 486 bswap instruction
5987c478bd9Sstevel@tonic-gate  *
5997c478bd9Sstevel@tonic-gate  *bit pattern: 0000 1111 1100 1reg
6007c478bd9Sstevel@tonic-gate  */
6017c478bd9Sstevel@tonic-gate const instable_t dis_op0FC8[4] = {
6027c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("bswap",R),		INVALID,		INVALID,		INVALID,
6037c478bd9Sstevel@tonic-gate };
6047c478bd9Sstevel@tonic-gate 
6057c478bd9Sstevel@tonic-gate /*
6067c478bd9Sstevel@tonic-gate  *	Decode table for 0x0F71, 0x0F72, and 0x0F73 opcodes -- MMX instructions
6077c478bd9Sstevel@tonic-gate  */
6087c478bd9Sstevel@tonic-gate const instable_t dis_op0F7123[4][8] = {
6097c478bd9Sstevel@tonic-gate {
6107c478bd9Sstevel@tonic-gate /*  [70].0 */	INVALID,		INVALID,		INVALID,		INVALID,
6117c478bd9Sstevel@tonic-gate /*      .4 */	INVALID,		INVALID,		INVALID,		INVALID,
6127c478bd9Sstevel@tonic-gate }, {
6137c478bd9Sstevel@tonic-gate /*  [71].0 */	INVALID,		INVALID,		TNS("psrlw",MMOSH),	INVALID,
6147c478bd9Sstevel@tonic-gate /*      .4 */	TNS("psraw",MMOSH),	INVALID,		TNS("psllw",MMOSH),	INVALID,
6157c478bd9Sstevel@tonic-gate }, {
6167c478bd9Sstevel@tonic-gate /*  [72].0 */	INVALID,		INVALID,		TNS("psrld",MMOSH),	INVALID,
6177c478bd9Sstevel@tonic-gate /*      .4 */	TNS("psrad",MMOSH),	INVALID,		TNS("pslld",MMOSH),	INVALID,
6187c478bd9Sstevel@tonic-gate }, {
6197c478bd9Sstevel@tonic-gate /*  [73].0 */	INVALID,		INVALID,		TNS("psrlq",MMOSH),	TNS("INVALID",MMOSH),
6207c478bd9Sstevel@tonic-gate /*      .4 */	INVALID,		INVALID, 		TNS("psllq",MMOSH),	TNS("INVALID",MMOSH),
6217c478bd9Sstevel@tonic-gate } };
6227c478bd9Sstevel@tonic-gate 
6237c478bd9Sstevel@tonic-gate /*
6247c478bd9Sstevel@tonic-gate  *	Decode table for SIMD extensions to above 0x0F71-0x0F73 opcodes.
6257c478bd9Sstevel@tonic-gate  */
6267c478bd9Sstevel@tonic-gate const instable_t dis_opSIMD7123[32] = {
6277c478bd9Sstevel@tonic-gate /* [70].0 */	INVALID,		INVALID,		INVALID,		INVALID,
6287c478bd9Sstevel@tonic-gate /*     .4 */	INVALID,		INVALID,		INVALID,		INVALID,
6297c478bd9Sstevel@tonic-gate 
6307c478bd9Sstevel@tonic-gate /* [71].0 */	INVALID,		INVALID,		TNS("psrlw",XMMSH),	INVALID,
6317c478bd9Sstevel@tonic-gate /*     .4 */	TNS("psraw",XMMSH),	INVALID,		TNS("psllw",XMMSH),	INVALID,
6327c478bd9Sstevel@tonic-gate 
6337c478bd9Sstevel@tonic-gate /* [72].0 */	INVALID,		INVALID,		TNS("psrld",XMMSH),	INVALID,
6347c478bd9Sstevel@tonic-gate /*     .4 */	TNS("psrad",XMMSH),	INVALID,		TNS("pslld",XMMSH),	INVALID,
6357c478bd9Sstevel@tonic-gate 
6367c478bd9Sstevel@tonic-gate /* [73].0 */	INVALID,		INVALID,		TNS("psrlq",XMMSH),	TNS("psrldq",XMMSH),
6377c478bd9Sstevel@tonic-gate /*     .4 */	INVALID,		INVALID,		TNS("psllq",XMMSH),	TNS("pslldq",XMMSH),
6387c478bd9Sstevel@tonic-gate };
6397c478bd9Sstevel@tonic-gate 
6407c478bd9Sstevel@tonic-gate /*
6417c478bd9Sstevel@tonic-gate  *	SIMD instructions have been wedged into the existing IA32 instruction
6427c478bd9Sstevel@tonic-gate  *	set through the use of prefixes.  That is, while 0xf0 0x58 may be
6437c478bd9Sstevel@tonic-gate  *	addps, 0xf3 0xf0 0x58 (literally, repz addps) is a completely different
6447c478bd9Sstevel@tonic-gate  *	instruction - addss.  At present, three prefixes have been coopted in
6457c478bd9Sstevel@tonic-gate  *	this manner - address size (0x66), repnz (0xf2) and repz (0xf3).  The
6467c478bd9Sstevel@tonic-gate  *	following tables are used to provide the prefixed instruction names.
6477c478bd9Sstevel@tonic-gate  *	The arrays are sparse, but they're fast.
6487c478bd9Sstevel@tonic-gate  */
6497c478bd9Sstevel@tonic-gate 
6507c478bd9Sstevel@tonic-gate /*
6517c478bd9Sstevel@tonic-gate  *	Decode table for SIMD instructions with the address size (0x66) prefix.
6527c478bd9Sstevel@tonic-gate  */
6537c478bd9Sstevel@tonic-gate const instable_t dis_opSIMDdata16[256] = {
6547c478bd9Sstevel@tonic-gate /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
6557c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
6567c478bd9Sstevel@tonic-gate /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
6577c478bd9Sstevel@tonic-gate /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
6587c478bd9Sstevel@tonic-gate 
6597c478bd9Sstevel@tonic-gate /*  [10]  */	TNSZ("movupd",XMM,16),	TNSZ("movupd",XMMS,16),	TNSZ("movlpd",XMMM,8),	TNSZ("movlpd",XMMMS,8),
6607c478bd9Sstevel@tonic-gate /*  [14]  */	TNSZ("unpcklpd",XMM,16),TNSZ("unpckhpd",XMM,16),TNSZ("movhpd",XMMM,8),	TNSZ("movhpd",XMMMS,8),
6617c478bd9Sstevel@tonic-gate /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
6627c478bd9Sstevel@tonic-gate /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
6637c478bd9Sstevel@tonic-gate 
6647c478bd9Sstevel@tonic-gate /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
6657c478bd9Sstevel@tonic-gate /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
6667c478bd9Sstevel@tonic-gate /*  [28]  */	TNSZ("movapd",XMM,16),	TNSZ("movapd",XMMS,16),	TNSZ("cvtpi2pd",XMMOMX,8),TNSZ("movntpd",XMMOMS,16),
6677c478bd9Sstevel@tonic-gate /*  [2C]  */	TNSZ("cvttpd2pi",XMMXMM,16),TNSZ("cvtpd2pi",XMMXMM,16),TNSZ("ucomisd",XMM,8),TNSZ("comisd",XMM,8),
6687c478bd9Sstevel@tonic-gate 
6697c478bd9Sstevel@tonic-gate /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
6707c478bd9Sstevel@tonic-gate /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
6717c478bd9Sstevel@tonic-gate /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
6727c478bd9Sstevel@tonic-gate /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
6737c478bd9Sstevel@tonic-gate 
6747c478bd9Sstevel@tonic-gate /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
6757c478bd9Sstevel@tonic-gate /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
6767c478bd9Sstevel@tonic-gate /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
6777c478bd9Sstevel@tonic-gate /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
6787c478bd9Sstevel@tonic-gate 
6797c478bd9Sstevel@tonic-gate /*  [50]  */	TNS("movmskpd",XMMOX3),	TNSZ("sqrtpd",XMM,16),	INVALID,		INVALID,
6807c478bd9Sstevel@tonic-gate /*  [54]  */	TNSZ("andpd",XMM,16),	TNSZ("andnpd",XMM,16),	TNSZ("orpd",XMM,16),	TNSZ("xorpd",XMM,16),
6817c478bd9Sstevel@tonic-gate /*  [58]  */	TNSZ("addpd",XMM,16),	TNSZ("mulpd",XMM,16),	TNSZ("cvtpd2ps",XMM,16),TNSZ("cvtps2dq",XMM,16),
6827c478bd9Sstevel@tonic-gate /*  [5C]  */	TNSZ("subpd",XMM,16),	TNSZ("minpd",XMM,16),	TNSZ("divpd",XMM,16),	TNSZ("maxpd",XMM,16),
6837c478bd9Sstevel@tonic-gate 
6847c478bd9Sstevel@tonic-gate /*  [60]  */	TNSZ("punpcklbw",XMM,16),TNSZ("punpcklwd",XMM,16),TNSZ("punpckldq",XMM,16),TNSZ("packsswb",XMM,16),
6857c478bd9Sstevel@tonic-gate /*  [64]  */	TNSZ("pcmpgtb",XMM,16),	TNSZ("pcmpgtw",XMM,16),	TNSZ("pcmpgtd",XMM,16),	TNSZ("packuswb",XMM,16),
6867c478bd9Sstevel@tonic-gate /*  [68]  */	TNSZ("punpckhbw",XMM,16),TNSZ("punpckhwd",XMM,16),TNSZ("punpckhdq",XMM,16),TNSZ("packssdw",XMM,16),
6877c478bd9Sstevel@tonic-gate /*  [6C]  */	TNSZ("punpcklqdq",XMM,16),TNSZ("punpckhqdq",XMM,16),TNSZ("movd",XMM3MX,4),TNSZ("movdqa",XMM,16),
6887c478bd9Sstevel@tonic-gate 
6897c478bd9Sstevel@tonic-gate /*  [70]  */	TNSZ("pshufd",XMMP,16),	INVALID,		INVALID,		INVALID,
6907c478bd9Sstevel@tonic-gate /*  [74]  */	TNSZ("pcmpeqb",XMM,16),	TNSZ("pcmpeqw",XMM,16),	TNSZ("pcmpeqd",XMM,16),	INVALID,
691f8801251Skk /*  [78]  */	TNSZ("extrq",XMM2I,16),	TNSZ("extrq",XMM,16), INVALID,		INVALID,
692*d4c899eeSRobert Mustacchi /*  [7C]  */	TNSZ("haddpd",XMM,16),	TNSZ("hsubpd",XMM,16),	TNSZ("movd",XMM3MXS,4),	TNSZ("movdqa",XMMS,16),
6937c478bd9Sstevel@tonic-gate 
6947c478bd9Sstevel@tonic-gate /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
6957c478bd9Sstevel@tonic-gate /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
6967c478bd9Sstevel@tonic-gate /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
6977c478bd9Sstevel@tonic-gate /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
6987c478bd9Sstevel@tonic-gate 
6997c478bd9Sstevel@tonic-gate /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
7007c478bd9Sstevel@tonic-gate /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
7017c478bd9Sstevel@tonic-gate /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
7027c478bd9Sstevel@tonic-gate /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
7037c478bd9Sstevel@tonic-gate 
7047c478bd9Sstevel@tonic-gate /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
7057c478bd9Sstevel@tonic-gate /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
7067c478bd9Sstevel@tonic-gate /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
7077c478bd9Sstevel@tonic-gate /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
7087c478bd9Sstevel@tonic-gate 
7097c478bd9Sstevel@tonic-gate /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
7107c478bd9Sstevel@tonic-gate /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
7117c478bd9Sstevel@tonic-gate /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
7127c478bd9Sstevel@tonic-gate /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
7137c478bd9Sstevel@tonic-gate 
7147c478bd9Sstevel@tonic-gate /*  [C0]  */	INVALID,		INVALID,		TNSZ("cmppd",XMMP,16),	INVALID,
7157c478bd9Sstevel@tonic-gate /*  [C4]  */	TNSZ("pinsrw",XMMPRM,2),TNS("pextrw",XMM3P),	TNSZ("shufpd",XMMP,16),	INVALID,
7167c478bd9Sstevel@tonic-gate /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
7177c478bd9Sstevel@tonic-gate /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
7187c478bd9Sstevel@tonic-gate 
719*d4c899eeSRobert Mustacchi /*  [D0]  */	TNSZ("addsubpd",XMM,16),TNSZ("psrlw",XMM,16),	TNSZ("psrld",XMM,16),	TNSZ("psrlq",XMM,16),
7207c478bd9Sstevel@tonic-gate /*  [D4]  */	TNSZ("paddq",XMM,16),	TNSZ("pmullw",XMM,16),	TNSZ("movq",XMMS,8),	TNS("pmovmskb",XMMX3),
7217c478bd9Sstevel@tonic-gate /*  [D8]  */	TNSZ("psubusb",XMM,16),	TNSZ("psubusw",XMM,16),	TNSZ("pminub",XMM,16),	TNSZ("pand",XMM,16),
7227c478bd9Sstevel@tonic-gate /*  [DC]  */	TNSZ("paddusb",XMM,16),	TNSZ("paddusw",XMM,16),	TNSZ("pmaxub",XMM,16),	TNSZ("pandn",XMM,16),
7237c478bd9Sstevel@tonic-gate 
7247c478bd9Sstevel@tonic-gate /*  [E0]  */	TNSZ("pavgb",XMM,16),	TNSZ("psraw",XMM,16),	TNSZ("psrad",XMM,16),	TNSZ("pavgw",XMM,16),
7257c478bd9Sstevel@tonic-gate /*  [E4]  */	TNSZ("pmulhuw",XMM,16),	TNSZ("pmulhw",XMM,16),	TNSZ("cvttpd2dq",XMM,16),TNSZ("movntdq",XMMS,16),
7267c478bd9Sstevel@tonic-gate /*  [E8]  */	TNSZ("psubsb",XMM,16),	TNSZ("psubsw",XMM,16),	TNSZ("pminsw",XMM,16),	TNSZ("por",XMM,16),
7277c478bd9Sstevel@tonic-gate /*  [EC]  */	TNSZ("paddsb",XMM,16),	TNSZ("paddsw",XMM,16),	TNSZ("pmaxsw",XMM,16),	TNSZ("pxor",XMM,16),
7287c478bd9Sstevel@tonic-gate 
7297c478bd9Sstevel@tonic-gate /*  [F0]  */	INVALID,		TNSZ("psllw",XMM,16),	TNSZ("pslld",XMM,16),	TNSZ("psllq",XMM,16),
7307c478bd9Sstevel@tonic-gate /*  [F4]  */	TNSZ("pmuludq",XMM,16),	TNSZ("pmaddwd",XMM,16),	TNSZ("psadbw",XMM,16),	TNSZ("maskmovdqu", XMMXIMPL,16),
7317c478bd9Sstevel@tonic-gate /*  [F8]  */	TNSZ("psubb",XMM,16),	TNSZ("psubw",XMM,16),	TNSZ("psubd",XMM,16),	TNSZ("psubq",XMM,16),
7327c478bd9Sstevel@tonic-gate /*  [FC]  */	TNSZ("paddb",XMM,16),	TNSZ("paddw",XMM,16),	TNSZ("paddd",XMM,16),	INVALID,
7337c478bd9Sstevel@tonic-gate };
7347c478bd9Sstevel@tonic-gate 
735ab47273fSEdward Gillett const instable_t dis_opAVX660F[256] = {
736ab47273fSEdward Gillett /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
737ab47273fSEdward Gillett /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
738ab47273fSEdward Gillett /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
739ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
740ab47273fSEdward Gillett 
741ab47273fSEdward Gillett /*  [10]  */	TNSZ("vmovupd",VEX_MX,16),	TNSZ("vmovupd",VEX_RX,16),	TNSZ("vmovlpd",VEX_RMrX,8),	TNSZ("vmovlpd",VEX_RM,8),
742ab47273fSEdward Gillett /*  [14]  */	TNSZ("vunpcklpd",VEX_RMrX,16),TNSZ("vunpckhpd",VEX_RMrX,16),TNSZ("vmovhpd",VEX_RMrX,8),	TNSZ("vmovhpd",VEX_RM,8),
743ab47273fSEdward Gillett /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
744ab47273fSEdward Gillett /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
745ab47273fSEdward Gillett 
746ab47273fSEdward Gillett /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
747ab47273fSEdward Gillett /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
748ab47273fSEdward Gillett /*  [28]  */	TNSZ("vmovapd",VEX_MX,16),	TNSZ("vmovapd",VEX_RX,16),	INVALID,		TNSZ("vmovntpd",VEX_RM,16),
749ab47273fSEdward Gillett /*  [2C]  */	INVALID,		INVALID,		TNSZ("vucomisd",VEX_MX,8),TNSZ("vcomisd",VEX_MX,8),
750ab47273fSEdward Gillett 
751ab47273fSEdward Gillett /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
752ab47273fSEdward Gillett /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
753ab47273fSEdward Gillett /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
754ab47273fSEdward Gillett /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
755ab47273fSEdward Gillett 
756ab47273fSEdward Gillett /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
757ab47273fSEdward Gillett /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
758ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
759ab47273fSEdward Gillett /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
760ab47273fSEdward Gillett 
761ab47273fSEdward Gillett /*  [50]  */	TNS("vmovmskpd",VEX_MR),	TNSZ("vsqrtpd",VEX_MX,16),	INVALID,		INVALID,
762ab47273fSEdward Gillett /*  [54]  */	TNSZ("vandpd",VEX_RMrX,16),	TNSZ("vandnpd",VEX_RMrX,16),	TNSZ("vorpd",VEX_RMrX,16),	TNSZ("vxorpd",VEX_RMrX,16),
763ab47273fSEdward Gillett /*  [58]  */	TNSZ("vaddpd",VEX_RMrX,16),	TNSZ("vmulpd",VEX_RMrX,16),	TNSZ("vcvtpd2ps",VEX_MX,16),TNSZ("vcvtps2dq",VEX_MX,16),
764ab47273fSEdward Gillett /*  [5C]  */	TNSZ("vsubpd",VEX_RMrX,16),	TNSZ("vminpd",VEX_RMrX,16),	TNSZ("vdivpd",VEX_RMrX,16),	TNSZ("vmaxpd",VEX_RMrX,16),
765ab47273fSEdward Gillett 
766ab47273fSEdward Gillett /*  [60]  */	TNSZ("vpunpcklbw",VEX_RMrX,16),TNSZ("vpunpcklwd",VEX_RMrX,16),TNSZ("vpunpckldq",VEX_RMrX,16),TNSZ("vpacksswb",VEX_RMrX,16),
767ab47273fSEdward Gillett /*  [64]  */	TNSZ("vpcmpgtb",VEX_RMrX,16),	TNSZ("vpcmpgtw",VEX_RMrX,16),	TNSZ("vpcmpgtd",VEX_RMrX,16),	TNSZ("vpackuswb",VEX_RMrX,16),
768ab47273fSEdward Gillett /*  [68]  */	TNSZ("vpunpckhbw",VEX_RMrX,16),TNSZ("vpunpckhwd",VEX_RMrX,16),TNSZ("vpunpckhdq",VEX_RMrX,16),TNSZ("vpackssdw",VEX_RMrX,16),
769ab47273fSEdward Gillett /*  [6C]  */	TNSZ("vpunpcklqdq",VEX_RMrX,16),TNSZ("vpunpckhqdq",VEX_RMrX,16),TNSZ("vmovd",VEX_MX,4),TNSZ("vmovdqa",VEX_MX,16),
770ab47273fSEdward Gillett 
771ab47273fSEdward Gillett /*  [70]  */	TNSZ("vpshufd",VEX_MXI,16),	TNSZ("vgrp71",VEX_XXI,16),	TNSZ("vgrp72",VEX_XXI,16),		TNSZ("vgrp73",VEX_XXI,16),
772ab47273fSEdward Gillett /*  [74]  */	TNSZ("vpcmpeqb",VEX_RMrX,16),	TNSZ("vpcmpeqw",VEX_RMrX,16),	TNSZ("vpcmpeqd",VEX_RMrX,16),	INVALID,
773ab47273fSEdward Gillett /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
774ab47273fSEdward Gillett /*  [7C]  */	TNSZ("vhaddpd",VEX_RMrX,16),	TNSZ("vhsubpd",VEX_RMrX,16),	TNSZ("vmovd",VEX_RR,4),	TNSZ("vmovdqa",VEX_RX,16),
775ab47273fSEdward Gillett 
776ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
777ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
778ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
779ab47273fSEdward Gillett /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
780ab47273fSEdward Gillett 
781ab47273fSEdward Gillett /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
782ab47273fSEdward Gillett /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
783ab47273fSEdward Gillett /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
784ab47273fSEdward Gillett /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
785ab47273fSEdward Gillett 
786ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
787ab47273fSEdward Gillett /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
788ab47273fSEdward Gillett /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
789ab47273fSEdward Gillett /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
790ab47273fSEdward Gillett 
791ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
792ab47273fSEdward Gillett /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
793ab47273fSEdward Gillett /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
794ab47273fSEdward Gillett /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
795ab47273fSEdward Gillett 
796ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		TNSZ("vcmppd",VEX_RMRX,16),	INVALID,
797ab47273fSEdward Gillett /*  [C4]  */	TNSZ("vpinsrw",VEX_RMRX,2),TNS("vpextrw",VEX_MR),	TNSZ("vshufpd",VEX_RMRX,16),	INVALID,
798ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
799ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
800ab47273fSEdward Gillett 
801ab47273fSEdward Gillett /*  [D0]  */	TNSZ("vaddsubpd",VEX_RMrX,16),TNSZ("vpsrlw",VEX_RMrX,16),	TNSZ("vpsrld",VEX_RMrX,16),	TNSZ("vpsrlq",VEX_RMrX,16),
802ab47273fSEdward Gillett /*  [D4]  */	TNSZ("vpaddq",VEX_RMrX,16),	TNSZ("vpmullw",VEX_RMrX,16),	TNSZ("vmovq",VEX_RX,8),	TNS("vpmovmskb",VEX_MR),
803ab47273fSEdward Gillett /*  [D8]  */	TNSZ("vpsubusb",VEX_RMrX,16),	TNSZ("vpsubusw",VEX_RMrX,16),	TNSZ("vpminub",VEX_RMrX,16),	TNSZ("vpand",VEX_RMrX,16),
804ab47273fSEdward Gillett /*  [DC]  */	TNSZ("vpaddusb",VEX_RMrX,16),	TNSZ("vpaddusw",VEX_RMrX,16),	TNSZ("vpmaxub",VEX_RMrX,16),	TNSZ("vpandn",VEX_RMrX,16),
805ab47273fSEdward Gillett 
806ab47273fSEdward Gillett /*  [E0]  */	TNSZ("vpavgb",VEX_RMrX,16),	TNSZ("vpsraw",VEX_RMrX,16),	TNSZ("vpsrad",VEX_RMrX,16),	TNSZ("vpavgw",VEX_RMrX,16),
807ab47273fSEdward Gillett /*  [E4]  */	TNSZ("vpmulhuw",VEX_RMrX,16),	TNSZ("vpmulhw",VEX_RMrX,16),	TNSZ("vcvttpd2dq",VEX_MX,16),TNSZ("vmovntdq",VEX_RM,16),
808ab47273fSEdward Gillett /*  [E8]  */	TNSZ("vpsubsb",VEX_RMrX,16),	TNSZ("vpsubsw",VEX_RMrX,16),	TNSZ("vpminsw",VEX_RMrX,16),	TNSZ("vpor",VEX_RMrX,16),
809ab47273fSEdward Gillett /*  [EC]  */	TNSZ("vpaddsb",VEX_RMrX,16),	TNSZ("vpaddsw",VEX_RMrX,16),	TNSZ("vpmaxsw",VEX_RMrX,16),	TNSZ("vpxor",VEX_RMrX,16),
810ab47273fSEdward Gillett 
811ab47273fSEdward Gillett /*  [F0]  */	INVALID,		TNSZ("vpsllw",VEX_RMrX,16),	TNSZ("vpslld",VEX_RMrX,16),	TNSZ("vpsllq",VEX_RMrX,16),
812ab47273fSEdward Gillett /*  [F4]  */	TNSZ("vpmuludq",VEX_RMrX,16),	TNSZ("vpmaddwd",VEX_RMrX,16),	TNSZ("vpsadbw",VEX_RMrX,16),	TNS("vmaskmovdqu",VEX_MX),
813ab47273fSEdward Gillett /*  [F8]  */	TNSZ("vpsubb",VEX_RMrX,16),	TNSZ("vpsubw",VEX_RMrX,16),	TNSZ("vpsubd",VEX_RMrX,16),	TNSZ("vpsubq",VEX_RMrX,16),
814ab47273fSEdward Gillett /*  [FC]  */	TNSZ("vpaddb",VEX_RMrX,16),	TNSZ("vpaddw",VEX_RMrX,16),	TNSZ("vpaddd",VEX_RMrX,16),	INVALID,
815ab47273fSEdward Gillett };
816ab47273fSEdward Gillett 
8177c478bd9Sstevel@tonic-gate /*
8187c478bd9Sstevel@tonic-gate  *	Decode table for SIMD instructions with the repnz (0xf2) prefix.
8197c478bd9Sstevel@tonic-gate  */
8207c478bd9Sstevel@tonic-gate const instable_t dis_opSIMDrepnz[256] = {
8217c478bd9Sstevel@tonic-gate /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
8227c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
8237c478bd9Sstevel@tonic-gate /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
8247c478bd9Sstevel@tonic-gate /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8257c478bd9Sstevel@tonic-gate 
826*d4c899eeSRobert Mustacchi /*  [10]  */	TNSZ("movsd",XMM,8),	TNSZ("movsd",XMMS,8),	TNSZ("movddup",XMM,8),	INVALID,
8277c478bd9Sstevel@tonic-gate /*  [14]  */	INVALID,		INVALID,		INVALID,		INVALID,
8287c478bd9Sstevel@tonic-gate /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
8297c478bd9Sstevel@tonic-gate /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8307c478bd9Sstevel@tonic-gate 
8317c478bd9Sstevel@tonic-gate /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
8327c478bd9Sstevel@tonic-gate /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
833f8801251Skk /*  [28]  */	INVALID,		INVALID,		TNSZ("cvtsi2sd",XMM3MX,4),TNSZ("movntsd",XMMMS,8),
8347c478bd9Sstevel@tonic-gate /*  [2C]  */	TNSZ("cvttsd2si",XMMXM3,8),TNSZ("cvtsd2si",XMMXM3,8),INVALID,		INVALID,
8357c478bd9Sstevel@tonic-gate 
8367c478bd9Sstevel@tonic-gate /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
8377c478bd9Sstevel@tonic-gate /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
8387c478bd9Sstevel@tonic-gate /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
8397c478bd9Sstevel@tonic-gate /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8407c478bd9Sstevel@tonic-gate 
8417c478bd9Sstevel@tonic-gate /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
8427c478bd9Sstevel@tonic-gate /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
8437c478bd9Sstevel@tonic-gate /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
8447c478bd9Sstevel@tonic-gate /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8457c478bd9Sstevel@tonic-gate 
8467c478bd9Sstevel@tonic-gate /*  [50]  */	INVALID,		TNSZ("sqrtsd",XMM,8),	INVALID,		INVALID,
8477c478bd9Sstevel@tonic-gate /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
8487c478bd9Sstevel@tonic-gate /*  [58]  */	TNSZ("addsd",XMM,8),	TNSZ("mulsd",XMM,8),	TNSZ("cvtsd2ss",XMM,8),	INVALID,
8497c478bd9Sstevel@tonic-gate /*  [5C]  */	TNSZ("subsd",XMM,8),	TNSZ("minsd",XMM,8),	TNSZ("divsd",XMM,8),	TNSZ("maxsd",XMM,8),
8507c478bd9Sstevel@tonic-gate 
8517c478bd9Sstevel@tonic-gate /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
8527c478bd9Sstevel@tonic-gate /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
8537c478bd9Sstevel@tonic-gate /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
8547c478bd9Sstevel@tonic-gate /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8557c478bd9Sstevel@tonic-gate 
8567c478bd9Sstevel@tonic-gate /*  [70]  */	TNSZ("pshuflw",XMMP,16),INVALID,		INVALID,		INVALID,
8577c478bd9Sstevel@tonic-gate /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
858f8801251Skk /*  [78]  */	TNSZ("insertq",XMMX2I,16),TNSZ("insertq",XMM,8),INVALID,		INVALID,
859*d4c899eeSRobert Mustacchi /*  [7C]  */	TNSZ("haddps",XMM,16),	TNSZ("hsubps",XMM,16),	INVALID,		INVALID,
8607c478bd9Sstevel@tonic-gate 
8617c478bd9Sstevel@tonic-gate /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
8627c478bd9Sstevel@tonic-gate /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
8637c478bd9Sstevel@tonic-gate /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
8647c478bd9Sstevel@tonic-gate /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8657c478bd9Sstevel@tonic-gate 
8667c478bd9Sstevel@tonic-gate /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
8677c478bd9Sstevel@tonic-gate /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
8687c478bd9Sstevel@tonic-gate /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
8697c478bd9Sstevel@tonic-gate /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
8707c478bd9Sstevel@tonic-gate 
8717c478bd9Sstevel@tonic-gate /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
8727c478bd9Sstevel@tonic-gate /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
8737c478bd9Sstevel@tonic-gate /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8747c478bd9Sstevel@tonic-gate /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
8757c478bd9Sstevel@tonic-gate 
8767c478bd9Sstevel@tonic-gate /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
8777c478bd9Sstevel@tonic-gate /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
8787c478bd9Sstevel@tonic-gate /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8797c478bd9Sstevel@tonic-gate /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
8807c478bd9Sstevel@tonic-gate 
8817c478bd9Sstevel@tonic-gate /*  [C0]  */	INVALID,		INVALID,		TNSZ("cmpsd",XMMP,8),	INVALID,
8827c478bd9Sstevel@tonic-gate /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
8837c478bd9Sstevel@tonic-gate /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8847c478bd9Sstevel@tonic-gate /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
8857c478bd9Sstevel@tonic-gate 
886*d4c899eeSRobert Mustacchi /*  [D0]  */	TNSZ("addsubps",XMM,16),INVALID,		INVALID,		INVALID,
8877c478bd9Sstevel@tonic-gate /*  [D4]  */	INVALID,		INVALID,		TNS("movdq2q",XMMXM),	INVALID,
8887c478bd9Sstevel@tonic-gate /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8897c478bd9Sstevel@tonic-gate /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
8907c478bd9Sstevel@tonic-gate 
8917c478bd9Sstevel@tonic-gate /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
8927c478bd9Sstevel@tonic-gate /*  [E4]  */	INVALID,		INVALID,		TNSZ("cvtpd2dq",XMM,16),INVALID,
8937c478bd9Sstevel@tonic-gate /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8947c478bd9Sstevel@tonic-gate /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
8957c478bd9Sstevel@tonic-gate 
896*d4c899eeSRobert Mustacchi /*  [F0]  */	TNS("lddqu",XMMM),	INVALID,		INVALID,		INVALID,
8977c478bd9Sstevel@tonic-gate /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
8987c478bd9Sstevel@tonic-gate /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
8997c478bd9Sstevel@tonic-gate /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
9007c478bd9Sstevel@tonic-gate };
9017c478bd9Sstevel@tonic-gate 
902ab47273fSEdward Gillett const instable_t dis_opAVXF20F[256] = {
903ab47273fSEdward Gillett /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
904ab47273fSEdward Gillett /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
905ab47273fSEdward Gillett /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
906ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
907ab47273fSEdward Gillett 
908ab47273fSEdward Gillett /*  [10]  */	TNSZ("vmovsd",VEX_RMrX,8),	TNSZ("vmovsd",VEX_RRX,8),	TNSZ("vmovddup",VEX_MX,8),	INVALID,
909ab47273fSEdward Gillett /*  [14]  */	INVALID,		INVALID,		INVALID,		INVALID,
910ab47273fSEdward Gillett /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
911ab47273fSEdward Gillett /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
912ab47273fSEdward Gillett 
913ab47273fSEdward Gillett /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
914ab47273fSEdward Gillett /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
915ab47273fSEdward Gillett /*  [28]  */	INVALID,		INVALID,		TNSZ("vcvtsi2sd",VEX_RMrX,4),INVALID,
916ab47273fSEdward Gillett /*  [2C]  */	TNSZ("vcvttsd2si",VEX_MR,8),TNSZ("vcvtsd2si",VEX_MR,8),INVALID,		INVALID,
917ab47273fSEdward Gillett 
918ab47273fSEdward Gillett /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
919ab47273fSEdward Gillett /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
920ab47273fSEdward Gillett /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
921ab47273fSEdward Gillett /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
922ab47273fSEdward Gillett 
923ab47273fSEdward Gillett /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
924ab47273fSEdward Gillett /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
925ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
926ab47273fSEdward Gillett /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
927ab47273fSEdward Gillett 
928ab47273fSEdward Gillett /*  [50]  */	INVALID,		TNSZ("vsqrtsd",VEX_RMrX,8),	INVALID,		INVALID,
929ab47273fSEdward Gillett /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
930ab47273fSEdward Gillett /*  [58]  */	TNSZ("vaddsd",VEX_RMrX,8),	TNSZ("vmulsd",VEX_RMrX,8),	TNSZ("vcvtsd2ss",VEX_RMrX,8),	INVALID,
931ab47273fSEdward Gillett /*  [5C]  */	TNSZ("vsubsd",VEX_RMrX,8),	TNSZ("vminsd",VEX_RMrX,8),	TNSZ("vdivsd",VEX_RMrX,8),	TNSZ("vmaxsd",VEX_RMrX,8),
932ab47273fSEdward Gillett 
933ab47273fSEdward Gillett /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
934ab47273fSEdward Gillett /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
935ab47273fSEdward Gillett /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
936ab47273fSEdward Gillett /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
937ab47273fSEdward Gillett 
938ab47273fSEdward Gillett /*  [70]  */	TNSZ("vpshuflw",VEX_MXI,16),INVALID,		INVALID,		INVALID,
939ab47273fSEdward Gillett /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
940ab47273fSEdward Gillett /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
941ab47273fSEdward Gillett /*  [7C]  */	TNSZ("vhaddps",VEX_RMrX,8),	TNSZ("vhsubps",VEX_RMrX,8),	INVALID,		INVALID,
942ab47273fSEdward Gillett 
943ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
944ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
945ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
946ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
947ab47273fSEdward Gillett 
948ab47273fSEdward Gillett /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
949ab47273fSEdward Gillett /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
950ab47273fSEdward Gillett /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
951ab47273fSEdward Gillett /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
952ab47273fSEdward Gillett 
953ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
954ab47273fSEdward Gillett /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
955ab47273fSEdward Gillett /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
956ab47273fSEdward Gillett /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
957ab47273fSEdward Gillett 
958ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
959ab47273fSEdward Gillett /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
960ab47273fSEdward Gillett /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
961ab47273fSEdward Gillett /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
962ab47273fSEdward Gillett 
963ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		TNSZ("vcmpsd",VEX_RMRX,8),	INVALID,
964ab47273fSEdward Gillett /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
965ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
966ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
967ab47273fSEdward Gillett 
968ab47273fSEdward Gillett /*  [D0]  */	TNSZ("vaddsubps",VEX_RMrX,8),	INVALID,		INVALID,		INVALID,
969ab47273fSEdward Gillett /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
970ab47273fSEdward Gillett /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
971ab47273fSEdward Gillett /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
972ab47273fSEdward Gillett 
973ab47273fSEdward Gillett /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
974ab47273fSEdward Gillett /*  [E4]  */	INVALID,		INVALID,		TNSZ("vcvtpd2dq",VEX_MX,16),INVALID,
975ab47273fSEdward Gillett /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
976ab47273fSEdward Gillett /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
977ab47273fSEdward Gillett 
978ab47273fSEdward Gillett /*  [F0]  */	TNSZ("vlddqu",VEX_MX,16),	INVALID,		INVALID,		INVALID,
979ab47273fSEdward Gillett /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
980ab47273fSEdward Gillett /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
981ab47273fSEdward Gillett /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
982ab47273fSEdward Gillett };
983ab47273fSEdward Gillett 
984245ac945SRobert Mustacchi const instable_t dis_opAVXF20F3A[256] = {
985245ac945SRobert Mustacchi /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
986245ac945SRobert Mustacchi /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
987245ac945SRobert Mustacchi /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
988245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
989245ac945SRobert Mustacchi 
990245ac945SRobert Mustacchi /*  [10]  */	INVALID,		INVALID,		INVALID,		INVALID,
991245ac945SRobert Mustacchi /*  [14]  */	INVALID,		INVALID,		INVALID,		INVALID,
992245ac945SRobert Mustacchi /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
993245ac945SRobert Mustacchi /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
994245ac945SRobert Mustacchi 
995245ac945SRobert Mustacchi /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
996245ac945SRobert Mustacchi /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
997245ac945SRobert Mustacchi /*  [28]  */	INVALID,		INVALID,		INVALID,		INVALID,
998245ac945SRobert Mustacchi /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
999245ac945SRobert Mustacchi 
1000245ac945SRobert Mustacchi /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1001245ac945SRobert Mustacchi /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1002245ac945SRobert Mustacchi /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1003245ac945SRobert Mustacchi /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1004245ac945SRobert Mustacchi 
1005245ac945SRobert Mustacchi /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
1006245ac945SRobert Mustacchi /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1007245ac945SRobert Mustacchi /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1008245ac945SRobert Mustacchi /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1009245ac945SRobert Mustacchi 
1010245ac945SRobert Mustacchi /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1011245ac945SRobert Mustacchi /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1012245ac945SRobert Mustacchi /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1013245ac945SRobert Mustacchi /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1014245ac945SRobert Mustacchi 
1015245ac945SRobert Mustacchi /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1016245ac945SRobert Mustacchi /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1017245ac945SRobert Mustacchi /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1018245ac945SRobert Mustacchi /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1019245ac945SRobert Mustacchi 
1020245ac945SRobert Mustacchi /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1021245ac945SRobert Mustacchi /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1022245ac945SRobert Mustacchi /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1023245ac945SRobert Mustacchi /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1024245ac945SRobert Mustacchi 
1025245ac945SRobert Mustacchi /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1026245ac945SRobert Mustacchi /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1027245ac945SRobert Mustacchi /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1028245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1029245ac945SRobert Mustacchi 
1030245ac945SRobert Mustacchi /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1031245ac945SRobert Mustacchi /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1032245ac945SRobert Mustacchi /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1033245ac945SRobert Mustacchi /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1034245ac945SRobert Mustacchi 
1035245ac945SRobert Mustacchi /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1036245ac945SRobert Mustacchi /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1037245ac945SRobert Mustacchi /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1038245ac945SRobert Mustacchi /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1039245ac945SRobert Mustacchi 
1040245ac945SRobert Mustacchi /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1041245ac945SRobert Mustacchi /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1042245ac945SRobert Mustacchi /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1043245ac945SRobert Mustacchi /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1044245ac945SRobert Mustacchi 
1045245ac945SRobert Mustacchi /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1046245ac945SRobert Mustacchi /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1047245ac945SRobert Mustacchi /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1048245ac945SRobert Mustacchi /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1049245ac945SRobert Mustacchi 
1050245ac945SRobert Mustacchi /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1051245ac945SRobert Mustacchi /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1052245ac945SRobert Mustacchi /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1053245ac945SRobert Mustacchi /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1054245ac945SRobert Mustacchi 
1055245ac945SRobert Mustacchi /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1056245ac945SRobert Mustacchi /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1057245ac945SRobert Mustacchi /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1058245ac945SRobert Mustacchi /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1059245ac945SRobert Mustacchi 
1060245ac945SRobert Mustacchi /*  [F0]  */	TNSZvr("rorx",VEX_MXI,6),INVALID,		INVALID,		INVALID,
1061245ac945SRobert Mustacchi /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1062245ac945SRobert Mustacchi /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1063245ac945SRobert Mustacchi /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1064245ac945SRobert Mustacchi };
1065245ac945SRobert Mustacchi 
1066245ac945SRobert Mustacchi const instable_t dis_opAVXF20F38[256] = {
1067245ac945SRobert Mustacchi /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
1068245ac945SRobert Mustacchi /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
1069245ac945SRobert Mustacchi /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
1070245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1071245ac945SRobert Mustacchi 
1072245ac945SRobert Mustacchi /*  [10]  */	INVALID,		INVALID,		INVALID,		INVALID,
1073245ac945SRobert Mustacchi /*  [14]  */	INVALID,		INVALID,		INVALID,		INVALID,
1074245ac945SRobert Mustacchi /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1075245ac945SRobert Mustacchi /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1076245ac945SRobert Mustacchi 
1077245ac945SRobert Mustacchi /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
1078245ac945SRobert Mustacchi /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1079245ac945SRobert Mustacchi /*  [28]  */	INVALID,		INVALID,		INVALID,		INVALID,
1080245ac945SRobert Mustacchi /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1081245ac945SRobert Mustacchi 
1082245ac945SRobert Mustacchi /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1083245ac945SRobert Mustacchi /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1084245ac945SRobert Mustacchi /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1085245ac945SRobert Mustacchi /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1086245ac945SRobert Mustacchi 
1087245ac945SRobert Mustacchi /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
1088245ac945SRobert Mustacchi /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1089245ac945SRobert Mustacchi /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1090245ac945SRobert Mustacchi /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1091245ac945SRobert Mustacchi 
1092245ac945SRobert Mustacchi /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1093245ac945SRobert Mustacchi /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1094245ac945SRobert Mustacchi /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1095245ac945SRobert Mustacchi /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1096245ac945SRobert Mustacchi 
1097245ac945SRobert Mustacchi /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1098245ac945SRobert Mustacchi /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1099245ac945SRobert Mustacchi /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1100245ac945SRobert Mustacchi /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1101245ac945SRobert Mustacchi 
1102245ac945SRobert Mustacchi /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1103245ac945SRobert Mustacchi /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1104245ac945SRobert Mustacchi /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1105245ac945SRobert Mustacchi /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1106245ac945SRobert Mustacchi 
1107245ac945SRobert Mustacchi /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1108245ac945SRobert Mustacchi /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1109245ac945SRobert Mustacchi /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1110245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1111245ac945SRobert Mustacchi 
1112245ac945SRobert Mustacchi /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1113245ac945SRobert Mustacchi /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1114245ac945SRobert Mustacchi /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1115245ac945SRobert Mustacchi /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1116245ac945SRobert Mustacchi 
1117245ac945SRobert Mustacchi /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1118245ac945SRobert Mustacchi /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1119245ac945SRobert Mustacchi /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1120245ac945SRobert Mustacchi /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1121245ac945SRobert Mustacchi 
1122245ac945SRobert Mustacchi /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1123245ac945SRobert Mustacchi /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1124245ac945SRobert Mustacchi /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1125245ac945SRobert Mustacchi /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1126245ac945SRobert Mustacchi 
1127245ac945SRobert Mustacchi /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1128245ac945SRobert Mustacchi /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1129245ac945SRobert Mustacchi /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1130245ac945SRobert Mustacchi /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1131245ac945SRobert Mustacchi 
1132245ac945SRobert Mustacchi /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1133245ac945SRobert Mustacchi /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1134245ac945SRobert Mustacchi /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1135245ac945SRobert Mustacchi /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1136245ac945SRobert Mustacchi 
1137245ac945SRobert Mustacchi /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1138245ac945SRobert Mustacchi /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1139245ac945SRobert Mustacchi /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1140245ac945SRobert Mustacchi /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1141245ac945SRobert Mustacchi 
1142245ac945SRobert Mustacchi /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1143245ac945SRobert Mustacchi /*  [F4]  */	INVALID,		TNSZvr("pdep",VEX_RMrX,5),TNSZvr("mulx",VEX_RMrX,5),TNSZvr("shrx",VEX_VRMrX,5),
1144245ac945SRobert Mustacchi /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1145245ac945SRobert Mustacchi /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1146245ac945SRobert Mustacchi };
1147245ac945SRobert Mustacchi 
1148245ac945SRobert Mustacchi const instable_t dis_opAVXF30F38[256] = {
1149245ac945SRobert Mustacchi /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
1150245ac945SRobert Mustacchi /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
1151245ac945SRobert Mustacchi /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
1152245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1153245ac945SRobert Mustacchi 
1154245ac945SRobert Mustacchi /*  [10]  */	INVALID,		INVALID,		INVALID,		INVALID,
1155245ac945SRobert Mustacchi /*  [14]  */	INVALID,		INVALID,		INVALID,		INVALID,
1156245ac945SRobert Mustacchi /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1157245ac945SRobert Mustacchi /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1158245ac945SRobert Mustacchi 
1159245ac945SRobert Mustacchi /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
1160245ac945SRobert Mustacchi /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1161245ac945SRobert Mustacchi /*  [28]  */	INVALID,		INVALID,		INVALID,		INVALID,
1162245ac945SRobert Mustacchi /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1163245ac945SRobert Mustacchi 
1164245ac945SRobert Mustacchi /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1165245ac945SRobert Mustacchi /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1166245ac945SRobert Mustacchi /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1167245ac945SRobert Mustacchi /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1168245ac945SRobert Mustacchi 
1169245ac945SRobert Mustacchi /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
1170245ac945SRobert Mustacchi /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1171245ac945SRobert Mustacchi /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1172245ac945SRobert Mustacchi /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1173245ac945SRobert Mustacchi 
1174245ac945SRobert Mustacchi /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1175245ac945SRobert Mustacchi /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1176245ac945SRobert Mustacchi /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1177245ac945SRobert Mustacchi /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1178245ac945SRobert Mustacchi 
1179245ac945SRobert Mustacchi /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1180245ac945SRobert Mustacchi /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1181245ac945SRobert Mustacchi /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1182245ac945SRobert Mustacchi /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1183245ac945SRobert Mustacchi 
1184245ac945SRobert Mustacchi /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1185245ac945SRobert Mustacchi /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1186245ac945SRobert Mustacchi /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1187245ac945SRobert Mustacchi /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1188245ac945SRobert Mustacchi 
1189245ac945SRobert Mustacchi /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1190245ac945SRobert Mustacchi /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1191245ac945SRobert Mustacchi /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1192245ac945SRobert Mustacchi /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1193245ac945SRobert Mustacchi 
1194245ac945SRobert Mustacchi /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1195245ac945SRobert Mustacchi /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1196245ac945SRobert Mustacchi /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1197245ac945SRobert Mustacchi /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1198245ac945SRobert Mustacchi 
1199245ac945SRobert Mustacchi /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1200245ac945SRobert Mustacchi /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1201245ac945SRobert Mustacchi /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1202245ac945SRobert Mustacchi /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1203245ac945SRobert Mustacchi 
1204245ac945SRobert Mustacchi /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1205245ac945SRobert Mustacchi /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1206245ac945SRobert Mustacchi /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1207245ac945SRobert Mustacchi /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1208245ac945SRobert Mustacchi 
1209245ac945SRobert Mustacchi /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1210245ac945SRobert Mustacchi /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1211245ac945SRobert Mustacchi /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1212245ac945SRobert Mustacchi /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1213245ac945SRobert Mustacchi 
1214245ac945SRobert Mustacchi /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1215245ac945SRobert Mustacchi /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1216245ac945SRobert Mustacchi /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1217245ac945SRobert Mustacchi /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1218245ac945SRobert Mustacchi 
1219245ac945SRobert Mustacchi /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1220245ac945SRobert Mustacchi /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1221245ac945SRobert Mustacchi /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1222245ac945SRobert Mustacchi /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1223245ac945SRobert Mustacchi 
1224245ac945SRobert Mustacchi /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1225245ac945SRobert Mustacchi /*  [F4]  */	INVALID,		TNSZvr("pext",VEX_RMrX,5),INVALID,		TNSZvr("sarx",VEX_VRMrX,5),
1226245ac945SRobert Mustacchi /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1227245ac945SRobert Mustacchi /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1228245ac945SRobert Mustacchi };
12297c478bd9Sstevel@tonic-gate /*
12307c478bd9Sstevel@tonic-gate  *	Decode table for SIMD instructions with the repz (0xf3) prefix.
12317c478bd9Sstevel@tonic-gate  */
12327c478bd9Sstevel@tonic-gate const instable_t dis_opSIMDrepz[256] = {
12337c478bd9Sstevel@tonic-gate /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
12347c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
12357c478bd9Sstevel@tonic-gate /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
12367c478bd9Sstevel@tonic-gate /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12377c478bd9Sstevel@tonic-gate 
1238*d4c899eeSRobert Mustacchi /*  [10]  */	TNSZ("movss",XMM,4),	TNSZ("movss",XMMS,4),	TNSZ("movsldup",XMM,16),INVALID,
1239*d4c899eeSRobert Mustacchi /*  [14]  */	INVALID,		INVALID,		TNSZ("movshdup",XMM,16),INVALID,
12407c478bd9Sstevel@tonic-gate /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
12417c478bd9Sstevel@tonic-gate /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12427c478bd9Sstevel@tonic-gate 
12437c478bd9Sstevel@tonic-gate /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
12447c478bd9Sstevel@tonic-gate /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1245f8801251Skk /*  [28]  */	INVALID,		INVALID,		TNSZ("cvtsi2ss",XMM3MX,4),TNSZ("movntss",XMMMS,4),
12467c478bd9Sstevel@tonic-gate /*  [2C]  */	TNSZ("cvttss2si",XMMXM3,4),TNSZ("cvtss2si",XMMXM3,4),INVALID,		INVALID,
12477c478bd9Sstevel@tonic-gate 
12487c478bd9Sstevel@tonic-gate /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
12497c478bd9Sstevel@tonic-gate /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
12507c478bd9Sstevel@tonic-gate /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
12517c478bd9Sstevel@tonic-gate /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12527c478bd9Sstevel@tonic-gate 
12537c478bd9Sstevel@tonic-gate /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
12547c478bd9Sstevel@tonic-gate /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
12557c478bd9Sstevel@tonic-gate /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
12567c478bd9Sstevel@tonic-gate /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12577c478bd9Sstevel@tonic-gate 
12587c478bd9Sstevel@tonic-gate /*  [50]  */	INVALID,		TNSZ("sqrtss",XMM,4),	TNSZ("rsqrtss",XMM,4),	TNSZ("rcpss",XMM,4),
12597c478bd9Sstevel@tonic-gate /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
12607c478bd9Sstevel@tonic-gate /*  [58]  */	TNSZ("addss",XMM,4),	TNSZ("mulss",XMM,4),	TNSZ("cvtss2sd",XMM,4),	TNSZ("cvttps2dq",XMM,16),
12617c478bd9Sstevel@tonic-gate /*  [5C]  */	TNSZ("subss",XMM,4),	TNSZ("minss",XMM,4),	TNSZ("divss",XMM,4),	TNSZ("maxss",XMM,4),
12627c478bd9Sstevel@tonic-gate 
12637c478bd9Sstevel@tonic-gate /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
12647c478bd9Sstevel@tonic-gate /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
12657c478bd9Sstevel@tonic-gate /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
12667c478bd9Sstevel@tonic-gate /*  [6C]  */	INVALID,		INVALID,		INVALID,		TNSZ("movdqu",XMM,16),
12677c478bd9Sstevel@tonic-gate 
12687c478bd9Sstevel@tonic-gate /*  [70]  */	TNSZ("pshufhw",XMMP,16),INVALID,		INVALID,		INVALID,
12697c478bd9Sstevel@tonic-gate /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
12707c478bd9Sstevel@tonic-gate /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
12717c478bd9Sstevel@tonic-gate /*  [7C]  */	INVALID,		INVALID,		TNSZ("movq",XMM,8),	TNSZ("movdqu",XMMS,16),
12727c478bd9Sstevel@tonic-gate 
12737c478bd9Sstevel@tonic-gate /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
12747c478bd9Sstevel@tonic-gate /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
12757c478bd9Sstevel@tonic-gate /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
12767c478bd9Sstevel@tonic-gate /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12777c478bd9Sstevel@tonic-gate 
12787c478bd9Sstevel@tonic-gate /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
12797c478bd9Sstevel@tonic-gate /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
12807c478bd9Sstevel@tonic-gate /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
12817c478bd9Sstevel@tonic-gate /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
12827c478bd9Sstevel@tonic-gate 
12837c478bd9Sstevel@tonic-gate /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
12847c478bd9Sstevel@tonic-gate /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
12857c478bd9Sstevel@tonic-gate /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
12867c478bd9Sstevel@tonic-gate /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
12877c478bd9Sstevel@tonic-gate 
12887c478bd9Sstevel@tonic-gate /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
12897c478bd9Sstevel@tonic-gate /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1290f8801251Skk /*  [B8]  */	TS("popcnt",MRw),	INVALID,		INVALID,		INVALID,
1291245ac945SRobert Mustacchi /*  [BC]  */	TNSZ("tzcnt",MRw,5),	TS("lzcnt",MRw),	INVALID,		INVALID,
12927c478bd9Sstevel@tonic-gate 
12937c478bd9Sstevel@tonic-gate /*  [C0]  */	INVALID,		INVALID,		TNSZ("cmpss",XMMP,4),	INVALID,
12947c478bd9Sstevel@tonic-gate /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
12957c478bd9Sstevel@tonic-gate /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
12967c478bd9Sstevel@tonic-gate /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
12977c478bd9Sstevel@tonic-gate 
12987c478bd9Sstevel@tonic-gate /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
12997c478bd9Sstevel@tonic-gate /*  [D4]  */	INVALID,		INVALID,		TNS("movq2dq",XMMMX),	INVALID,
13007c478bd9Sstevel@tonic-gate /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
13017c478bd9Sstevel@tonic-gate /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
13027c478bd9Sstevel@tonic-gate 
13037c478bd9Sstevel@tonic-gate /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
13047c478bd9Sstevel@tonic-gate /*  [E4]  */	INVALID,		INVALID,		TNSZ("cvtdq2pd",XMM,8),	INVALID,
13057c478bd9Sstevel@tonic-gate /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
13067c478bd9Sstevel@tonic-gate /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
13077c478bd9Sstevel@tonic-gate 
13087c478bd9Sstevel@tonic-gate /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
13097c478bd9Sstevel@tonic-gate /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
13107c478bd9Sstevel@tonic-gate /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
13117c478bd9Sstevel@tonic-gate /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
13127c478bd9Sstevel@tonic-gate };
13137c478bd9Sstevel@tonic-gate 
1314ab47273fSEdward Gillett const instable_t dis_opAVXF30F[256] = {
1315ab47273fSEdward Gillett /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
1316ab47273fSEdward Gillett /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
1317ab47273fSEdward Gillett /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
1318ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1319ab47273fSEdward Gillett 
1320ab47273fSEdward Gillett /*  [10]  */	TNSZ("vmovss",VEX_RMrX,4),	TNSZ("vmovss",VEX_RRX,4),	TNSZ("vmovsldup",VEX_MX,4),	INVALID,
1321ab47273fSEdward Gillett /*  [14]  */	INVALID,		INVALID,		TNSZ("vmovshdup",VEX_MX,4),	INVALID,
1322ab47273fSEdward Gillett /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1323ab47273fSEdward Gillett /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1324ab47273fSEdward Gillett 
1325ab47273fSEdward Gillett /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
1326ab47273fSEdward Gillett /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1327ab47273fSEdward Gillett /*  [28]  */	INVALID,		INVALID,		TNSZ("vcvtsi2ss",VEX_RMrX,4),INVALID,
1328ab47273fSEdward Gillett /*  [2C]  */	TNSZ("vcvttss2si",VEX_MR,4),TNSZ("vcvtss2si",VEX_MR,4),INVALID,		INVALID,
1329ab47273fSEdward Gillett 
1330ab47273fSEdward Gillett /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1331ab47273fSEdward Gillett /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1332ab47273fSEdward Gillett /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1333ab47273fSEdward Gillett /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1334ab47273fSEdward Gillett 
1335ab47273fSEdward Gillett /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
1336ab47273fSEdward Gillett /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1337ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1338ab47273fSEdward Gillett /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1339ab47273fSEdward Gillett 
1340ab47273fSEdward Gillett /*  [50]  */	INVALID,		TNSZ("vsqrtss",VEX_RMrX,4),	TNSZ("vrsqrtss",VEX_RMrX,4),	TNSZ("vrcpss",VEX_RMrX,4),
1341ab47273fSEdward Gillett /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1342ab47273fSEdward Gillett /*  [58]  */	TNSZ("vaddss",VEX_RMrX,4),	TNSZ("vmulss",VEX_RMrX,4),	TNSZ("vcvtss2sd",VEX_RMrX,4),	TNSZ("vcvttps2dq",VEX_MX,16),
1343ab47273fSEdward Gillett /*  [5C]  */	TNSZ("vsubss",VEX_RMrX,4),	TNSZ("vminss",VEX_RMrX,4),	TNSZ("vdivss",VEX_RMrX,4),	TNSZ("vmaxss",VEX_RMrX,4),
1344ab47273fSEdward Gillett 
1345ab47273fSEdward Gillett /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1346ab47273fSEdward Gillett /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1347ab47273fSEdward Gillett /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1348ab47273fSEdward Gillett /*  [6C]  */	INVALID,		INVALID,		INVALID,		TNSZ("vmovdqu",VEX_MX,16),
1349ab47273fSEdward Gillett 
1350ab47273fSEdward Gillett /*  [70]  */	TNSZ("vpshufhw",VEX_MXI,16),INVALID,		INVALID,		INVALID,
1351ab47273fSEdward Gillett /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1352ab47273fSEdward Gillett /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1353ab47273fSEdward Gillett /*  [7C]  */	INVALID,		INVALID,		TNSZ("vmovq",VEX_MX,8),	TNSZ("vmovdqu",VEX_RX,16),
1354ab47273fSEdward Gillett 
1355ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1356ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1357ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1358ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1359ab47273fSEdward Gillett 
1360ab47273fSEdward Gillett /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1361ab47273fSEdward Gillett /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1362ab47273fSEdward Gillett /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1363ab47273fSEdward Gillett /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1364ab47273fSEdward Gillett 
1365ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1366ab47273fSEdward Gillett /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1367ab47273fSEdward Gillett /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1368ab47273fSEdward Gillett /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1369ab47273fSEdward Gillett 
1370ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1371ab47273fSEdward Gillett /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1372ab47273fSEdward Gillett /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1373ab47273fSEdward Gillett /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1374ab47273fSEdward Gillett 
1375ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		TNSZ("vcmpss",VEX_RMRX,4),	INVALID,
1376ab47273fSEdward Gillett /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1377ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1378ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1379ab47273fSEdward Gillett 
1380ab47273fSEdward Gillett /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1381ab47273fSEdward Gillett /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1382ab47273fSEdward Gillett /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1383ab47273fSEdward Gillett /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1384ab47273fSEdward Gillett 
1385ab47273fSEdward Gillett /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1386ab47273fSEdward Gillett /*  [E4]  */	INVALID,		INVALID,		TNSZ("vcvtdq2pd",VEX_MX,8),	INVALID,
1387ab47273fSEdward Gillett /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1388ab47273fSEdward Gillett /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1389ab47273fSEdward Gillett 
1390ab47273fSEdward Gillett /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1391ab47273fSEdward Gillett /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1392ab47273fSEdward Gillett /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1393ab47273fSEdward Gillett /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1394ab47273fSEdward Gillett };
139582d5eb48SKrishnendu Sadhukhan - Sun Microsystems /*
139682d5eb48SKrishnendu Sadhukhan - Sun Microsystems  * The following two tables are used to encode crc32 and movbe
139782d5eb48SKrishnendu Sadhukhan - Sun Microsystems  * since they share the same opcodes.
139882d5eb48SKrishnendu Sadhukhan - Sun Microsystems  */
139982d5eb48SKrishnendu Sadhukhan - Sun Microsystems const instable_t dis_op0F38F0[2] = {
140082d5eb48SKrishnendu Sadhukhan - Sun Microsystems /*  [00]  */	TNS("crc32b",CRC32),
140182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		TS("movbe",MOVBE),
140282d5eb48SKrishnendu Sadhukhan - Sun Microsystems };
140382d5eb48SKrishnendu Sadhukhan - Sun Microsystems 
140482d5eb48SKrishnendu Sadhukhan - Sun Microsystems const instable_t dis_op0F38F1[2] = {
140582d5eb48SKrishnendu Sadhukhan - Sun Microsystems /*  [00]  */	TS("crc32",CRC32),
140682d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		TS("movbe",MOVBE),
140782d5eb48SKrishnendu Sadhukhan - Sun Microsystems };
140882d5eb48SKrishnendu Sadhukhan - Sun Microsystems 
14098889c875SRobert Mustacchi /*
14108889c875SRobert Mustacchi  * The following table is used to distinguish between adox and adcx which share
14118889c875SRobert Mustacchi  * the same opcodes.
14128889c875SRobert Mustacchi  */
14138889c875SRobert Mustacchi const instable_t dis_op0F38F6[2] = {
14148889c875SRobert Mustacchi /*  [00]  */	TNS("adcx",ADX),
14158889c875SRobert Mustacchi 		TNS("adox",ADX),
14168889c875SRobert Mustacchi };
14178889c875SRobert Mustacchi 
1418d0f8ff6eSkk const instable_t dis_op0F38[256] = {
1419d0f8ff6eSkk /*  [00]  */	TNSZ("pshufb",XMM_66o,16),TNSZ("phaddw",XMM_66o,16),TNSZ("phaddd",XMM_66o,16),TNSZ("phaddsw",XMM_66o,16),
1420d0f8ff6eSkk /*  [04]  */	TNSZ("pmaddubsw",XMM_66o,16),TNSZ("phsubw",XMM_66o,16),	TNSZ("phsubd",XMM_66o,16),TNSZ("phsubsw",XMM_66o,16),
1421d0f8ff6eSkk /*  [08]  */	TNSZ("psignb",XMM_66o,16),TNSZ("psignw",XMM_66o,16),TNSZ("psignd",XMM_66o,16),TNSZ("pmulhrsw",XMM_66o,16),
1422d0f8ff6eSkk /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1423d0f8ff6eSkk 
1424d0f8ff6eSkk /*  [10]  */	TNSZ("pblendvb",XMM_66r,16),INVALID,		INVALID,		INVALID,
1425d0f8ff6eSkk /*  [14]  */	TNSZ("blendvps",XMM_66r,16),TNSZ("blendvpd",XMM_66r,16),INVALID,	TNSZ("ptest",XMM_66r,16),
1426d0f8ff6eSkk /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1427d0f8ff6eSkk /*  [1C]  */	TNSZ("pabsb",XMM_66o,16),TNSZ("pabsw",XMM_66o,16),TNSZ("pabsd",XMM_66o,16),INVALID,
1428d0f8ff6eSkk 
1429d0f8ff6eSkk /*  [20]  */	TNSZ("pmovsxbw",XMM_66r,16),TNSZ("pmovsxbd",XMM_66r,16),TNSZ("pmovsxbq",XMM_66r,16),TNSZ("pmovsxwd",XMM_66r,16),
1430d0f8ff6eSkk /*  [24]  */	TNSZ("pmovsxwq",XMM_66r,16),TNSZ("pmovsxdq",XMM_66r,16),INVALID,	INVALID,
1431d0f8ff6eSkk /*  [28]  */	TNSZ("pmuldq",XMM_66r,16),TNSZ("pcmpeqq",XMM_66r,16),TNSZ("movntdqa",XMMM_66r,16),TNSZ("packusdw",XMM_66r,16),
1432d0f8ff6eSkk /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1433d0f8ff6eSkk 
1434d0f8ff6eSkk /*  [30]  */	TNSZ("pmovzxbw",XMM_66r,16),TNSZ("pmovzxbd",XMM_66r,16),TNSZ("pmovzxbq",XMM_66r,16),TNSZ("pmovzxwd",XMM_66r,16),
1435d0f8ff6eSkk /*  [34]  */	TNSZ("pmovzxwq",XMM_66r,16),TNSZ("pmovzxdq",XMM_66r,16),INVALID,	TNSZ("pcmpgtq",XMM_66r,16),
1436d0f8ff6eSkk /*  [38]  */	TNSZ("pminsb",XMM_66r,16),TNSZ("pminsd",XMM_66r,16),TNSZ("pminuw",XMM_66r,16),TNSZ("pminud",XMM_66r,16),
1437d0f8ff6eSkk /*  [3C]  */	TNSZ("pmaxsb",XMM_66r,16),TNSZ("pmaxsd",XMM_66r,16),TNSZ("pmaxuw",XMM_66r,16),TNSZ("pmaxud",XMM_66r,16),
1438d0f8ff6eSkk 
1439d0f8ff6eSkk /*  [40]  */	TNSZ("pmulld",XMM_66r,16),TNSZ("phminposuw",XMM_66r,16),INVALID,	INVALID,
1440d0f8ff6eSkk /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1441d0f8ff6eSkk /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1442d0f8ff6eSkk /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1443d0f8ff6eSkk 
1444d0f8ff6eSkk /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1445d0f8ff6eSkk /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1446d0f8ff6eSkk /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1447d0f8ff6eSkk /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1448d0f8ff6eSkk 
1449d0f8ff6eSkk /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1450d0f8ff6eSkk /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1451d0f8ff6eSkk /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1452d0f8ff6eSkk /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1453d0f8ff6eSkk 
1454d0f8ff6eSkk /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1455d0f8ff6eSkk /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1456d0f8ff6eSkk /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1457d0f8ff6eSkk /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1458d0f8ff6eSkk 
14591872b0b5SAndriy Gapon /*  [80]  */	TNSy("invept", RM_66r),	TNSy("invvpid", RM_66r),TNSy("invpcid", RM_66r),INVALID,
1460d0f8ff6eSkk /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1461d0f8ff6eSkk /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1462d0f8ff6eSkk /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1463d0f8ff6eSkk 
1464d0f8ff6eSkk /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1465d0f8ff6eSkk /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1466d0f8ff6eSkk /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1467d0f8ff6eSkk /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1468d0f8ff6eSkk 
1469d0f8ff6eSkk /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1470d0f8ff6eSkk /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1471d0f8ff6eSkk /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1472d0f8ff6eSkk /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1473d0f8ff6eSkk 
1474d0f8ff6eSkk /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1475d0f8ff6eSkk /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1476d0f8ff6eSkk /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1477d0f8ff6eSkk /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1478d0f8ff6eSkk 
1479d0f8ff6eSkk /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1480d0f8ff6eSkk /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
148181293f93SRobert Mustacchi /*  [C8]  */	TNSZ("sha1nexte",XMM,16),TNSZ("sha1msg1",XMM,16),TNSZ("sha1msg2",XMM,16),TNSZ("sha256rnds2",XMM,16),
148281293f93SRobert Mustacchi /*  [CC]  */	TNSZ("sha256msg1",XMM,16),TNSZ("sha256msg2",XMM,16),INVALID,		INVALID,
1483d0f8ff6eSkk 
1484d0f8ff6eSkk /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1485d0f8ff6eSkk /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1486a2426e09SKuriakose Kuruvilla /*  [D8]  */	INVALID,		INVALID,		INVALID,		TNSZ("aesimc",XMM_66r,16),
1487a2426e09SKuriakose Kuruvilla /*  [DC]  */	TNSZ("aesenc",XMM_66r,16),TNSZ("aesenclast",XMM_66r,16),TNSZ("aesdec",XMM_66r,16),TNSZ("aesdeclast",XMM_66r,16),
1488d0f8ff6eSkk 
1489d0f8ff6eSkk /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1490d0f8ff6eSkk /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1491d0f8ff6eSkk /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1492d0f8ff6eSkk /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
149382d5eb48SKrishnendu Sadhukhan - Sun Microsystems /*  [F0]  */	IND(dis_op0F38F0),	IND(dis_op0F38F1),	INVALID,		INVALID,
14948889c875SRobert Mustacchi /*  [F4]  */	INVALID,		INVALID,		IND(dis_op0F38F6),	INVALID,
1495d0f8ff6eSkk /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1496d0f8ff6eSkk /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1497d0f8ff6eSkk };
1498d0f8ff6eSkk 
1499ab47273fSEdward Gillett const instable_t dis_opAVX660F38[256] = {
1500ab47273fSEdward Gillett /*  [00]  */	TNSZ("vpshufb",VEX_RMrX,16),TNSZ("vphaddw",VEX_RMrX,16),TNSZ("vphaddd",VEX_RMrX,16),TNSZ("vphaddsw",VEX_RMrX,16),
1501ab47273fSEdward Gillett /*  [04]  */	TNSZ("vpmaddubsw",VEX_RMrX,16),TNSZ("vphsubw",VEX_RMrX,16),	TNSZ("vphsubd",VEX_RMrX,16),TNSZ("vphsubsw",VEX_RMrX,16),
1502ab47273fSEdward Gillett /*  [08]  */	TNSZ("vpsignb",VEX_RMrX,16),TNSZ("vpsignw",VEX_RMrX,16),TNSZ("vpsignd",VEX_RMrX,16),TNSZ("vpmulhrsw",VEX_RMrX,16),
1503ab47273fSEdward Gillett /*  [0C]  */	TNSZ("vpermilps",VEX_RMrX,8),TNSZ("vpermilpd",VEX_RMrX,16),TNSZ("vtestps",VEX_RRI,8),	TNSZ("vtestpd",VEX_RRI,16),
1504ab47273fSEdward Gillett 
1505ebb8ac07SRobert Mustacchi /*  [10]  */	INVALID,		INVALID,		INVALID,		TNSZ("vcvtph2ps",VEX_MX,16),
1506245ac945SRobert Mustacchi /*  [14]  */	INVALID,		INVALID,		TNSZ("vpermps",VEX_RMrX,16),TNSZ("vptest",VEX_RRI,16),
1507ab47273fSEdward Gillett /*  [18]  */	TNSZ("vbroadcastss",VEX_MX,4),TNSZ("vbroadcastsd",VEX_MX,8),TNSZ("vbroadcastf128",VEX_MX,16),INVALID,
1508ab47273fSEdward Gillett /*  [1C]  */	TNSZ("vpabsb",VEX_MX,16),TNSZ("vpabsw",VEX_MX,16),TNSZ("vpabsd",VEX_MX,16),INVALID,
1509ab47273fSEdward Gillett 
1510ab47273fSEdward Gillett /*  [20]  */	TNSZ("vpmovsxbw",VEX_MX,16),TNSZ("vpmovsxbd",VEX_MX,16),TNSZ("vpmovsxbq",VEX_MX,16),TNSZ("vpmovsxwd",VEX_MX,16),
1511ab47273fSEdward Gillett /*  [24]  */	TNSZ("vpmovsxwq",VEX_MX,16),TNSZ("vpmovsxdq",VEX_MX,16),INVALID,	INVALID,
1512ab47273fSEdward Gillett /*  [28]  */	TNSZ("vpmuldq",VEX_RMrX,16),TNSZ("vpcmpeqq",VEX_RMrX,16),TNSZ("vmovntdqa",VEX_MX,16),TNSZ("vpackusdw",VEX_RMrX,16),
1513ab47273fSEdward Gillett /*  [2C]  */	TNSZ("vmaskmovps",VEX_RMrX,8),TNSZ("vmaskmovpd",VEX_RMrX,16),TNSZ("vmaskmovps",VEX_RRM,8),TNSZ("vmaskmovpd",VEX_RRM,16),
1514ab47273fSEdward Gillett 
1515ab47273fSEdward Gillett /*  [30]  */	TNSZ("vpmovzxbw",VEX_MX,16),TNSZ("vpmovzxbd",VEX_MX,16),TNSZ("vpmovzxbq",VEX_MX,16),TNSZ("vpmovzxwd",VEX_MX,16),
1516245ac945SRobert Mustacchi /*  [34]  */	TNSZ("vpmovzxwq",VEX_MX,16),TNSZ("vpmovzxdq",VEX_MX,16),TNSZ("vpermd",VEX_RMrX,16),TNSZ("vpcmpgtq",VEX_RMrX,16),
1517ab47273fSEdward Gillett /*  [38]  */	TNSZ("vpminsb",VEX_RMrX,16),TNSZ("vpminsd",VEX_RMrX,16),TNSZ("vpminuw",VEX_RMrX,16),TNSZ("vpminud",VEX_RMrX,16),
1518ab47273fSEdward Gillett /*  [3C]  */	TNSZ("vpmaxsb",VEX_RMrX,16),TNSZ("vpmaxsd",VEX_RMrX,16),TNSZ("vpmaxuw",VEX_RMrX,16),TNSZ("vpmaxud",VEX_RMrX,16),
1519ab47273fSEdward Gillett 
1520ab47273fSEdward Gillett /*  [40]  */	TNSZ("vpmulld",VEX_RMrX,16),TNSZ("vphminposuw",VEX_MX,16),INVALID,	INVALID,
1521245ac945SRobert Mustacchi /*  [44]  */	INVALID,		TSaZ("vpsrlv",VEX_RMrX,16),TNSZ("vpsravd",VEX_RMrX,16),TSaZ("vpsllv",VEX_RMrX,16),
1522ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1523ab47273fSEdward Gillett /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1524ab47273fSEdward Gillett 
1525ab47273fSEdward Gillett /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1526ab47273fSEdward Gillett /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1527245ac945SRobert Mustacchi /*  [58]  */	TNSZ("vpbroadcastd",VEX_MX,16),TNSZ("vpbroadcastq",VEX_MX,16),TNSZ("vbroadcasti128",VEX_MX,16),INVALID,
1528ab47273fSEdward Gillett /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1529ab47273fSEdward Gillett 
1530ab47273fSEdward Gillett /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1531ab47273fSEdward Gillett /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1532ab47273fSEdward Gillett /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1533ab47273fSEdward Gillett /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1534ab47273fSEdward Gillett 
1535ab47273fSEdward Gillett /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1536ab47273fSEdward Gillett /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1537245ac945SRobert Mustacchi /*  [78]  */	TNSZ("vpbroadcastb",VEX_MX,16),TNSZ("vpbroadcastw",VEX_MX,16),INVALID,	INVALID,
1538ab47273fSEdward Gillett /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1539ab47273fSEdward Gillett 
1540ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1541ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1542ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1543245ac945SRobert Mustacchi /*  [8C]  */	TSaZ("vpmaskmov",VEX_RMrX,16),INVALID,		TSaZ("vpmaskmov",VEX_RRM,16),INVALID,
1544ab47273fSEdward Gillett 
1545245ac945SRobert Mustacchi /*  [90]  */	TNSZ("vpgatherd",VEX_SbVM,16),TNSZ("vpgatherq",VEX_SbVM,16),TNSZ("vgatherdp",VEX_SbVM,16),TNSZ("vgatherqp",VEX_SbVM,16),
1546245ac945SRobert Mustacchi /*  [94]  */	INVALID,		INVALID,		TNSZ("vfmaddsub132p",FMA,16),TNSZ("vfmsubadd132p",FMA,16),
1547245ac945SRobert Mustacchi /*  [98]  */	TNSZ("vfmadd132p",FMA,16),TNSZ("vfmadd132s",FMA,16),TNSZ("vfmsub132p",FMA,16),TNSZ("vfmsub132s",FMA,16),
1548245ac945SRobert Mustacchi /*  [9C]  */	TNSZ("vfnmadd132p",FMA,16),TNSZ("vfnmadd132s",FMA,16),TNSZ("vfnmsub132p",FMA,16),TNSZ("vfnmsub132s",FMA,16),
1549ab47273fSEdward Gillett 
1550ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1551245ac945SRobert Mustacchi /*  [A4]  */	INVALID,		INVALID,		TNSZ("vfmaddsub213p",FMA,16),TNSZ("vfmsubadd213p",FMA,16),
1552245ac945SRobert Mustacchi /*  [A8]  */	TNSZ("vfmadd213p",FMA,16),TNSZ("vfmadd213s",FMA,16),TNSZ("vfmsub213p",FMA,16),TNSZ("vfmsub213s",FMA,16),
1553245ac945SRobert Mustacchi /*  [AC]  */	TNSZ("vfnmadd213p",FMA,16),TNSZ("vfnmadd213s",FMA,16),TNSZ("vfnmsub213p",FMA,16),TNSZ("vfnmsub213s",FMA,16),
1554ab47273fSEdward Gillett 
1555ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1556245ac945SRobert Mustacchi /*  [B4]  */	INVALID,		INVALID,		TNSZ("vfmaddsub231p",FMA,16),TNSZ("vfmsubadd231p",FMA,16),
1557245ac945SRobert Mustacchi /*  [B8]  */	TNSZ("vfmadd231p",FMA,16),TNSZ("vfmadd231s",FMA,16),TNSZ("vfmsub231p",FMA,16),TNSZ("vfmsub231s",FMA,16),
1558245ac945SRobert Mustacchi /*  [BC]  */	TNSZ("vfnmadd231p",FMA,16),TNSZ("vfnmadd231s",FMA,16),TNSZ("vfnmsub231p",FMA,16),TNSZ("vfnmsub231s",FMA,16),
1559ab47273fSEdward Gillett 
1560ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1561ab47273fSEdward Gillett /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1562ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1563ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1564ab47273fSEdward Gillett 
1565ab47273fSEdward Gillett /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1566ab47273fSEdward Gillett /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1567ab47273fSEdward Gillett /*  [D8]  */	INVALID,		INVALID,		INVALID,		TNSZ("vaesimc",VEX_MX,16),
1568ab47273fSEdward Gillett /*  [DC]  */	TNSZ("vaesenc",VEX_RMrX,16),TNSZ("vaesenclast",VEX_RMrX,16),TNSZ("vaesdec",VEX_RMrX,16),TNSZ("vaesdeclast",VEX_RMrX,16),
1569ab47273fSEdward Gillett 
1570ab47273fSEdward Gillett /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1571ab47273fSEdward Gillett /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1572ab47273fSEdward Gillett /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1573ab47273fSEdward Gillett /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1574ab47273fSEdward Gillett /*  [F0]  */	IND(dis_op0F38F0),	IND(dis_op0F38F1),	INVALID,		INVALID,
1575245ac945SRobert Mustacchi /*  [F4]  */	INVALID,		INVALID,		INVALID,		TNSZvr("shlx",VEX_VRMrX,5),
1576ab47273fSEdward Gillett /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1577ab47273fSEdward Gillett /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1578ab47273fSEdward Gillett };
1579ab47273fSEdward Gillett 
1580d0f8ff6eSkk const instable_t dis_op0F3A[256] = {
1581d0f8ff6eSkk /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
1582d0f8ff6eSkk /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
1583d0f8ff6eSkk /*  [08]  */	TNSZ("roundps",XMMP_66r,16),TNSZ("roundpd",XMMP_66r,16),TNSZ("roundss",XMMP_66r,16),TNSZ("roundsd",XMMP_66r,16),
1584d0f8ff6eSkk /*  [0C]  */	TNSZ("blendps",XMMP_66r,16),TNSZ("blendpd",XMMP_66r,16),TNSZ("pblendw",XMMP_66r,16),TNSZ("palignr",XMMP_66o,16),
1585d0f8ff6eSkk 
1586d0f8ff6eSkk /*  [10]  */	INVALID,		INVALID,		INVALID,		INVALID,
1587d0f8ff6eSkk /*  [14]  */	TNSZ("pextrb",XMM3PM_66r,8),TNSZ("pextrw",XMM3PM_66r,16),TSZ("pextr",XMM3PM_66r,16),TNSZ("extractps",XMM3PM_66r,16),
1588d0f8ff6eSkk /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1589d0f8ff6eSkk /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1590d0f8ff6eSkk 
1591d0f8ff6eSkk /*  [20]  */	TNSZ("pinsrb",XMMPRM_66r,8),TNSZ("insertps",XMMP_66r,16),TSZ("pinsr",XMMPRM_66r,16),INVALID,
1592d0f8ff6eSkk /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1593d0f8ff6eSkk /*  [28]  */	INVALID,		INVALID,		INVALID,		INVALID,
1594d0f8ff6eSkk /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1595d0f8ff6eSkk 
1596d0f8ff6eSkk /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1597d0f8ff6eSkk /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1598d0f8ff6eSkk /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1599d0f8ff6eSkk /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1600d0f8ff6eSkk 
1601d0f8ff6eSkk /*  [40]  */	TNSZ("dpps",XMMP_66r,16),TNSZ("dppd",XMMP_66r,16),TNSZ("mpsadbw",XMMP_66r,16),INVALID,
1602a2426e09SKuriakose Kuruvilla /*  [44]  */	TNSZ("pclmulqdq",XMMP_66r,16),INVALID,		INVALID,		INVALID,
1603d0f8ff6eSkk /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1604d0f8ff6eSkk /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1605d0f8ff6eSkk 
1606d0f8ff6eSkk /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1607d0f8ff6eSkk /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1608d0f8ff6eSkk /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1609d0f8ff6eSkk /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1610d0f8ff6eSkk 
1611d0f8ff6eSkk /*  [60]  */	TNSZ("pcmpestrm",XMMP_66r,16),TNSZ("pcmpestri",XMMP_66r,16),TNSZ("pcmpistrm",XMMP_66r,16),TNSZ("pcmpistri",XMMP_66r,16),
1612d0f8ff6eSkk /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1613d0f8ff6eSkk /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1614d0f8ff6eSkk /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1615d0f8ff6eSkk 
1616d0f8ff6eSkk /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1617d0f8ff6eSkk /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1618d0f8ff6eSkk /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1619d0f8ff6eSkk /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1620d0f8ff6eSkk 
1621d0f8ff6eSkk /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1622d0f8ff6eSkk /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1623d0f8ff6eSkk /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1624d0f8ff6eSkk /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1625d0f8ff6eSkk 
1626d0f8ff6eSkk /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1627d0f8ff6eSkk /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1628d0f8ff6eSkk /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1629d0f8ff6eSkk /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1630d0f8ff6eSkk 
1631d0f8ff6eSkk /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1632d0f8ff6eSkk /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1633d0f8ff6eSkk /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1634d0f8ff6eSkk /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1635d0f8ff6eSkk 
1636d0f8ff6eSkk /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1637d0f8ff6eSkk /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1638d0f8ff6eSkk /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1639d0f8ff6eSkk /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1640d0f8ff6eSkk 
1641d0f8ff6eSkk /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1642d0f8ff6eSkk /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1643d0f8ff6eSkk /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
164481293f93SRobert Mustacchi /*  [CC]  */	TNSZ("sha1rnds4",XMMP,16),INVALID,		INVALID,		INVALID,
1645d0f8ff6eSkk 
1646d0f8ff6eSkk /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1647d0f8ff6eSkk /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1648d0f8ff6eSkk /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1649a2426e09SKuriakose Kuruvilla /*  [DC]  */	INVALID,		INVALID,		INVALID,		TNSZ("aeskeygenassist",XMMP_66r,16),
1650d0f8ff6eSkk 
1651d0f8ff6eSkk /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1652d0f8ff6eSkk /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1653d0f8ff6eSkk /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1654d0f8ff6eSkk /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1655d0f8ff6eSkk 
1656d0f8ff6eSkk /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1657d0f8ff6eSkk /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1658d0f8ff6eSkk /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1659d0f8ff6eSkk /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1660d0f8ff6eSkk };
1661d0f8ff6eSkk 
1662ab47273fSEdward Gillett const instable_t dis_opAVX660F3A[256] = {
1663245ac945SRobert Mustacchi /*  [00]  */	TNSZ("vpermq",VEX_MXI,16),TNSZ("vpermpd",VEX_MXI,16),TNSZ("vpblendd",VEX_RMRX,16),INVALID,
1664ab47273fSEdward Gillett /*  [04]  */	TNSZ("vpermilps",VEX_MXI,8),TNSZ("vpermilpd",VEX_MXI,16),TNSZ("vperm2f128",VEX_RMRX,16),INVALID,
1665ab47273fSEdward Gillett /*  [08]  */	TNSZ("vroundps",VEX_MXI,16),TNSZ("vroundpd",VEX_MXI,16),TNSZ("vroundss",VEX_RMRX,16),TNSZ("vroundsd",VEX_RMRX,16),
1666ab47273fSEdward Gillett /*  [0C]  */	TNSZ("vblendps",VEX_RMRX,16),TNSZ("vblendpd",VEX_RMRX,16),TNSZ("vpblendw",VEX_RMRX,16),TNSZ("vpalignr",VEX_RMRX,16),
1667ab47273fSEdward Gillett 
1668ab47273fSEdward Gillett /*  [10]  */	INVALID,		INVALID,		INVALID,		INVALID,
1669ab47273fSEdward Gillett /*  [14]  */	TNSZ("vpextrb",VEX_RRi,8),TNSZ("vpextrw",VEX_RRi,16),TNSZ("vpextrd",VEX_RRi,16),TNSZ("vextractps",VEX_RM,16),
1670ab47273fSEdward Gillett /*  [18]  */	TNSZ("vinsertf128",VEX_RMRX,16),TNSZ("vextractf128",VEX_RX,16),INVALID,		INVALID,
1671ebb8ac07SRobert Mustacchi /*  [1C]  */	INVALID,		TNSZ("vcvtps2ph",VEX_RX,16),		INVALID,		INVALID,
1672ab47273fSEdward Gillett 
1673ab47273fSEdward Gillett /*  [20]  */	TNSZ("vpinsrb",VEX_RMRX,8),TNSZ("vinsertps",VEX_RMRX,16),TNSZ("vpinsrd",VEX_RMRX,16),INVALID,
1674ab47273fSEdward Gillett /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1675ab47273fSEdward Gillett /*  [28]  */	INVALID,		INVALID,		INVALID,		INVALID,
1676ab47273fSEdward Gillett /*  [2C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1677ab47273fSEdward Gillett 
1678ab47273fSEdward Gillett /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1679ab47273fSEdward Gillett /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1680245ac945SRobert Mustacchi /*  [38]  */	TNSZ("vinserti128",VEX_RMRX,16),TNSZ("vextracti128",VEX_RIM,16),INVALID,		INVALID,
1681ab47273fSEdward Gillett /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1682ab47273fSEdward Gillett 
1683ab47273fSEdward Gillett /*  [40]  */	TNSZ("vdpps",VEX_RMRX,16),TNSZ("vdppd",VEX_RMRX,16),TNSZ("vmpsadbw",VEX_RMRX,16),INVALID,
1684245ac945SRobert Mustacchi /*  [44]  */	TNSZ("vpclmulqdq",VEX_RMRX,16),INVALID,		TNSZ("vperm2i128",VEX_RMRX,16),INVALID,
1685ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		TNSZ("vblendvps",VEX_RMRX,8),	TNSZ("vblendvpd",VEX_RMRX,16),
1686ab47273fSEdward Gillett /*  [4C]  */	TNSZ("vpblendvb",VEX_RMRX,16),INVALID,		INVALID,		INVALID,
1687ab47273fSEdward Gillett 
1688ab47273fSEdward Gillett /*  [50]  */	INVALID,		INVALID,		INVALID,		INVALID,
1689ab47273fSEdward Gillett /*  [54]  */	INVALID,		INVALID,		INVALID,		INVALID,
1690ab47273fSEdward Gillett /*  [58]  */	INVALID,		INVALID,		INVALID,		INVALID,
1691ab47273fSEdward Gillett /*  [5C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1692ab47273fSEdward Gillett 
1693ab47273fSEdward Gillett /*  [60]  */	TNSZ("vpcmpestrm",VEX_MXI,16),TNSZ("vpcmpestri",VEX_MXI,16),TNSZ("vpcmpistrm",VEX_MXI,16),TNSZ("vpcmpistri",VEX_MXI,16),
1694ab47273fSEdward Gillett /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1695ab47273fSEdward Gillett /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1696ab47273fSEdward Gillett /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1697ab47273fSEdward Gillett 
1698ab47273fSEdward Gillett /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1699ab47273fSEdward Gillett /*  [74]  */	INVALID,		INVALID,		INVALID,		INVALID,
1700ab47273fSEdward Gillett /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1701ab47273fSEdward Gillett /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1702ab47273fSEdward Gillett 
1703ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1704ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1705ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1706ab47273fSEdward Gillett /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1707ab47273fSEdward Gillett 
1708ab47273fSEdward Gillett /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1709ab47273fSEdward Gillett /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1710ab47273fSEdward Gillett /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1711ab47273fSEdward Gillett /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1712ab47273fSEdward Gillett 
1713ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1714ab47273fSEdward Gillett /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1715ab47273fSEdward Gillett /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1716ab47273fSEdward Gillett /*  [AC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1717ab47273fSEdward Gillett 
1718ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1719ab47273fSEdward Gillett /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1720ab47273fSEdward Gillett /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1721ab47273fSEdward Gillett /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1722ab47273fSEdward Gillett 
1723ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1724ab47273fSEdward Gillett /*  [C4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1725ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1726ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1727ab47273fSEdward Gillett 
1728ab47273fSEdward Gillett /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1729ab47273fSEdward Gillett /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1730ab47273fSEdward Gillett /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1731ab47273fSEdward Gillett /*  [DC]  */	INVALID,		INVALID,		INVALID,		TNSZ("vaeskeygenassist",VEX_MXI,16),
1732ab47273fSEdward Gillett 
1733ab47273fSEdward Gillett /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1734ab47273fSEdward Gillett /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1735ab47273fSEdward Gillett /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1736ab47273fSEdward Gillett /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1737ab47273fSEdward Gillett 
1738ab47273fSEdward Gillett /*  [F0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1739ab47273fSEdward Gillett /*  [F4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1740ab47273fSEdward Gillett /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1741ab47273fSEdward Gillett /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1742ab47273fSEdward Gillett };
1743ab47273fSEdward Gillett 
17448889c875SRobert Mustacchi /*
17458889c875SRobert Mustacchi  * 	Decode table for 0x0F0D which uses the first byte of the mod_rm to
17468889c875SRobert Mustacchi  * 	indicate a sub-code.
17478889c875SRobert Mustacchi  */
17488889c875SRobert Mustacchi const instable_t dis_op0F0D[8] = {
17498889c875SRobert Mustacchi /*  [00]  */	INVALID,		TNS("prefetchw",PREF),	TNS("prefetchwt1",PREF),INVALID,
17508889c875SRobert Mustacchi /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
17518889c875SRobert Mustacchi };
17528889c875SRobert Mustacchi 
17537c478bd9Sstevel@tonic-gate /*
17547c478bd9Sstevel@tonic-gate  *	Decode table for 0x0F opcodes
17557c478bd9Sstevel@tonic-gate  */
17567c478bd9Sstevel@tonic-gate 
17577c478bd9Sstevel@tonic-gate const instable_t dis_op0F[16][16] = {
17587c478bd9Sstevel@tonic-gate {
17597c478bd9Sstevel@tonic-gate /*  [00]  */	IND(dis_op0F00),	IND(dis_op0F01),	TNS("lar",MR),		TNS("lsl",MR),
17607c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		TNS("syscall",NORM),	TNS("clts",NORM),	TNS("sysret",NORM),
17617c478bd9Sstevel@tonic-gate /*  [08]  */	TNS("invd",NORM),	TNS("wbinvd",NORM),	INVALID,		TNS("ud2",NORM),
17628889c875SRobert Mustacchi /*  [0C]  */	INVALID,		IND(dis_op0F0D),	INVALID,		INVALID,
17637c478bd9Sstevel@tonic-gate }, {
17647c478bd9Sstevel@tonic-gate /*  [10]  */	TNSZ("movups",XMMO,16),	TNSZ("movups",XMMOS,16),TNSZ("movlps",XMMO,8),	TNSZ("movlps",XMMOS,8),
17657c478bd9Sstevel@tonic-gate /*  [14]  */	TNSZ("unpcklps",XMMO,16),TNSZ("unpckhps",XMMO,16),TNSZ("movhps",XMMOM,8),TNSZ("movhps",XMMOMS,8),
17667c478bd9Sstevel@tonic-gate /*  [18]  */	IND(dis_op0F18),	INVALID,		INVALID,		INVALID,
1767ab1416efSBryan Cantrill /*  [1C]  */	INVALID,		INVALID,		INVALID,		TS("nop",Mw),
17687c478bd9Sstevel@tonic-gate }, {
17697c478bd9Sstevel@tonic-gate /*  [20]  */	TSy("mov",SREG),	TSy("mov",SREG),	TSy("mov",SREG),	TSy("mov",SREG),
17707c478bd9Sstevel@tonic-gate /*  [24]  */	TSx("mov",SREG),	INVALID,		TSx("mov",SREG),	INVALID,
17717c478bd9Sstevel@tonic-gate /*  [28]  */	TNSZ("movaps",XMMO,16),	TNSZ("movaps",XMMOS,16),TNSZ("cvtpi2ps",XMMOMX,8),TNSZ("movntps",XMMOS,16),
17727c478bd9Sstevel@tonic-gate /*  [2C]  */	TNSZ("cvttps2pi",XMMOXMM,8),TNSZ("cvtps2pi",XMMOXMM,8),TNSZ("ucomiss",XMMO,4),TNSZ("comiss",XMMO,4),
17737c478bd9Sstevel@tonic-gate }, {
17747c478bd9Sstevel@tonic-gate /*  [30]  */	TNS("wrmsr",NORM),	TNS("rdtsc",NORM),	TNS("rdmsr",NORM),	TNS("rdpmc",NORM),
17757c478bd9Sstevel@tonic-gate /*  [34]  */	TNSx("sysenter",NORM),	TNSx("sysexit",NORM),	INVALID,		INVALID,
17767c478bd9Sstevel@tonic-gate /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
17777c478bd9Sstevel@tonic-gate /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
17787c478bd9Sstevel@tonic-gate }, {
17797c478bd9Sstevel@tonic-gate /*  [40]  */	TS("cmovx.o",MR),	TS("cmovx.no",MR),	TS("cmovx.b",MR),	TS("cmovx.ae",MR),
17807c478bd9Sstevel@tonic-gate /*  [44]  */	TS("cmovx.e",MR),	TS("cmovx.ne",MR),	TS("cmovx.be",MR),	TS("cmovx.a",MR),
17817c478bd9Sstevel@tonic-gate /*  [48]  */	TS("cmovx.s",MR),	TS("cmovx.ns",MR),	TS("cmovx.pe",MR),	TS("cmovx.po",MR),
17827c478bd9Sstevel@tonic-gate /*  [4C]  */	TS("cmovx.l",MR),	TS("cmovx.ge",MR),	TS("cmovx.le",MR),	TS("cmovx.g",MR),
17837c478bd9Sstevel@tonic-gate }, {
17847c478bd9Sstevel@tonic-gate /*  [50]  */	TNS("movmskps",XMMOX3),	TNSZ("sqrtps",XMMO,16),	TNSZ("rsqrtps",XMMO,16),TNSZ("rcpps",XMMO,16),
17857c478bd9Sstevel@tonic-gate /*  [54]  */	TNSZ("andps",XMMO,16),	TNSZ("andnps",XMMO,16),	TNSZ("orps",XMMO,16),	TNSZ("xorps",XMMO,16),
17867c478bd9Sstevel@tonic-gate /*  [58]  */	TNSZ("addps",XMMO,16),	TNSZ("mulps",XMMO,16),	TNSZ("cvtps2pd",XMMO,8),TNSZ("cvtdq2ps",XMMO,16),
17877c478bd9Sstevel@tonic-gate /*  [5C]  */	TNSZ("subps",XMMO,16),	TNSZ("minps",XMMO,16),	TNSZ("divps",XMMO,16),	TNSZ("maxps",XMMO,16),
17887c478bd9Sstevel@tonic-gate }, {
17897c478bd9Sstevel@tonic-gate /*  [60]  */	TNSZ("punpcklbw",MMO,4),TNSZ("punpcklwd",MMO,4),TNSZ("punpckldq",MMO,4),TNSZ("packsswb",MMO,8),
17907c478bd9Sstevel@tonic-gate /*  [64]  */	TNSZ("pcmpgtb",MMO,8),	TNSZ("pcmpgtw",MMO,8),	TNSZ("pcmpgtd",MMO,8),	TNSZ("packuswb",MMO,8),
17917c478bd9Sstevel@tonic-gate /*  [68]  */	TNSZ("punpckhbw",MMO,8),TNSZ("punpckhwd",MMO,8),TNSZ("punpckhdq",MMO,8),TNSZ("packssdw",MMO,8),
17927c478bd9Sstevel@tonic-gate /*  [6C]  */	TNSZ("INVALID",MMO,0),	TNSZ("INVALID",MMO,0),	TNSZ("movd",MMO,4),	TNSZ("movq",MMO,8),
17937c478bd9Sstevel@tonic-gate }, {
17947c478bd9Sstevel@tonic-gate /*  [70]  */	TNSZ("pshufw",MMOPM,8),	TNS("psrXXX",MR),	TNS("psrXXX",MR),	TNS("psrXXX",MR),
17957c478bd9Sstevel@tonic-gate /*  [74]  */	TNSZ("pcmpeqb",MMO,8),	TNSZ("pcmpeqw",MMO,8),	TNSZ("pcmpeqd",MMO,8),	TNS("emms",NORM),
17967aa76ffcSBryan Cantrill /*  [78]  */	TNSy("vmread",RM),	TNSy("vmwrite",MR),	INVALID,		INVALID,
17977c478bd9Sstevel@tonic-gate /*  [7C]  */	INVALID,		INVALID,		TNSZ("movd",MMOS,4),	TNSZ("movq",MMOS,8),
17987c478bd9Sstevel@tonic-gate }, {
17997c478bd9Sstevel@tonic-gate /*  [80]  */	TNS("jo",D),		TNS("jno",D),		TNS("jb",D),		TNS("jae",D),
18007c478bd9Sstevel@tonic-gate /*  [84]  */	TNS("je",D),		TNS("jne",D),		TNS("jbe",D),		TNS("ja",D),
18017c478bd9Sstevel@tonic-gate /*  [88]  */	TNS("js",D),		TNS("jns",D),		TNS("jp",D),		TNS("jnp",D),
18027c478bd9Sstevel@tonic-gate /*  [8C]  */	TNS("jl",D),		TNS("jge",D),		TNS("jle",D),		TNS("jg",D),
18037c478bd9Sstevel@tonic-gate }, {
18047c478bd9Sstevel@tonic-gate /*  [90]  */	TNS("seto",Mb),		TNS("setno",Mb),	TNS("setb",Mb),		TNS("setae",Mb),
18057c478bd9Sstevel@tonic-gate /*  [94]  */	TNS("sete",Mb),		TNS("setne",Mb),	TNS("setbe",Mb),	TNS("seta",Mb),
18067c478bd9Sstevel@tonic-gate /*  [98]  */	TNS("sets",Mb),		TNS("setns",Mb),	TNS("setp",Mb),		TNS("setnp",Mb),
18077c478bd9Sstevel@tonic-gate /*  [9C]  */	TNS("setl",Mb),		TNS("setge",Mb),	TNS("setle",Mb),	TNS("setg",Mb),
18087c478bd9Sstevel@tonic-gate }, {
18097c478bd9Sstevel@tonic-gate /*  [A0]  */	TSp("push",LSEG),	TSp("pop",LSEG),	TNS("cpuid",NORM),	TS("bt",RMw),
18107c478bd9Sstevel@tonic-gate /*  [A4]  */	TS("shld",DSHIFT),	TS("shld",DSHIFTcl),	INVALID,		INVALID,
18117c478bd9Sstevel@tonic-gate /*  [A8]  */	TSp("push",LSEG),	TSp("pop",LSEG),	TNS("rsm",NORM),	TS("bts",RMw),
18127c478bd9Sstevel@tonic-gate /*  [AC]  */	TS("shrd",DSHIFT),	TS("shrd",DSHIFTcl),	IND(dis_op0FAE),	TS("imul",MRw),
18137c478bd9Sstevel@tonic-gate }, {
18147c478bd9Sstevel@tonic-gate /*  [B0]  */	TNS("cmpxchgb",RMw),	TS("cmpxchg",RMw),	TS("lss",MR),		TS("btr",RMw),
18157c478bd9Sstevel@tonic-gate /*  [B4]  */	TS("lfs",MR),		TS("lgs",MR),		TS("movzb",MOVZ),	TNS("movzwl",MOVZ),
1816f8801251Skk /*  [B8]  */	TNS("INVALID",MRw),	INVALID,		IND(dis_op0FBA),	TS("btc",RMw),
18177c478bd9Sstevel@tonic-gate /*  [BC]  */	TS("bsf",MRw),		TS("bsr",MRw),		TS("movsb",MOVZ),	TNS("movswl",MOVZ),
18187c478bd9Sstevel@tonic-gate }, {
18197c478bd9Sstevel@tonic-gate /*  [C0]  */	TNS("xaddb",XADDB),	TS("xadd",RMw),		TNSZ("cmpps",XMMOPM,16),TNS("movnti",RM),
18207c478bd9Sstevel@tonic-gate /*  [C4]  */	TNSZ("pinsrw",MMOPRM,2),TNS("pextrw",MMO3P), 	TNSZ("shufps",XMMOPM,16),IND(dis_op0FC7),
18217c478bd9Sstevel@tonic-gate /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
18227c478bd9Sstevel@tonic-gate /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
18237c478bd9Sstevel@tonic-gate }, {
18247c478bd9Sstevel@tonic-gate /*  [D0]  */	INVALID,		TNSZ("psrlw",MMO,8),	TNSZ("psrld",MMO,8),	TNSZ("psrlq",MMO,8),
18257c478bd9Sstevel@tonic-gate /*  [D4]  */	TNSZ("paddq",MMO,8),	TNSZ("pmullw",MMO,8),	TNSZ("INVALID",MMO,0),	TNS("pmovmskb",MMOM3),
18267c478bd9Sstevel@tonic-gate /*  [D8]  */	TNSZ("psubusb",MMO,8),	TNSZ("psubusw",MMO,8),	TNSZ("pminub",MMO,8),	TNSZ("pand",MMO,8),
18277c478bd9Sstevel@tonic-gate /*  [DC]  */	TNSZ("paddusb",MMO,8),	TNSZ("paddusw",MMO,8),	TNSZ("pmaxub",MMO,8),	TNSZ("pandn",MMO,8),
18287c478bd9Sstevel@tonic-gate }, {
18297c478bd9Sstevel@tonic-gate /*  [E0]  */	TNSZ("pavgb",MMO,8),	TNSZ("psraw",MMO,8),	TNSZ("psrad",MMO,8),	TNSZ("pavgw",MMO,8),
18307c478bd9Sstevel@tonic-gate /*  [E4]  */	TNSZ("pmulhuw",MMO,8),	TNSZ("pmulhw",MMO,8),	TNS("INVALID",XMMO),	TNSZ("movntq",MMOMS,8),
18317c478bd9Sstevel@tonic-gate /*  [E8]  */	TNSZ("psubsb",MMO,8),	TNSZ("psubsw",MMO,8),	TNSZ("pminsw",MMO,8),	TNSZ("por",MMO,8),
18327c478bd9Sstevel@tonic-gate /*  [EC]  */	TNSZ("paddsb",MMO,8),	TNSZ("paddsw",MMO,8),	TNSZ("pmaxsw",MMO,8),	TNSZ("pxor",MMO,8),
18337c478bd9Sstevel@tonic-gate }, {
18347c478bd9Sstevel@tonic-gate /*  [F0]  */	INVALID,		TNSZ("psllw",MMO,8),	TNSZ("pslld",MMO,8),	TNSZ("psllq",MMO,8),
18357c478bd9Sstevel@tonic-gate /*  [F4]  */	TNSZ("pmuludq",MMO,8),	TNSZ("pmaddwd",MMO,8),	TNSZ("psadbw",MMO,8),	TNSZ("maskmovq",MMOIMPL,8),
18367c478bd9Sstevel@tonic-gate /*  [F8]  */	TNSZ("psubb",MMO,8),	TNSZ("psubw",MMO,8),	TNSZ("psubd",MMO,8),	TNSZ("psubq",MMO,8),
18377c478bd9Sstevel@tonic-gate /*  [FC]  */	TNSZ("paddb",MMO,8),	TNSZ("paddw",MMO,8),	TNSZ("paddd",MMO,8),	INVALID,
18387c478bd9Sstevel@tonic-gate } };
18397c478bd9Sstevel@tonic-gate 
1840ab47273fSEdward Gillett const instable_t dis_opAVX0F[16][16] = {
1841ab47273fSEdward Gillett {
1842ab47273fSEdward Gillett /*  [00]  */	INVALID,		INVALID,		INVALID,		INVALID,
1843ab47273fSEdward Gillett /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
1844ab47273fSEdward Gillett /*  [08]  */	INVALID,		INVALID,		INVALID,		INVALID,
1845ab47273fSEdward Gillett /*  [0C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1846ab47273fSEdward Gillett }, {
1847ab47273fSEdward Gillett /*  [10]  */	TNSZ("vmovups",VEX_MX,16),	TNSZ("vmovups",VEX_RM,16),TNSZ("vmovlps",VEX_RMrX,8),	TNSZ("vmovlps",VEX_RM,8),
1848ab47273fSEdward Gillett /*  [14]  */	TNSZ("vunpcklps",VEX_RMrX,16),TNSZ("vunpckhps",VEX_RMrX,16),TNSZ("vmovhps",VEX_RMrX,8),TNSZ("vmovhps",VEX_RM,8),
1849ab47273fSEdward Gillett /*  [18]  */	INVALID,		INVALID,		INVALID,		INVALID,
1850ab47273fSEdward Gillett /*  [1C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1851ab47273fSEdward Gillett }, {
1852ab47273fSEdward Gillett /*  [20]  */	INVALID,		INVALID,		INVALID,		INVALID,
1853ab47273fSEdward Gillett /*  [24]  */	INVALID,		INVALID,		INVALID,		INVALID,
1854ab47273fSEdward Gillett /*  [28]  */	TNSZ("vmovaps",VEX_MX,16),	TNSZ("vmovaps",VEX_RX,16),INVALID,		TNSZ("vmovntps",VEX_RM,16),
1855ab47273fSEdward Gillett /*  [2C]  */	INVALID,		INVALID,		TNSZ("vucomiss",VEX_MX,4),TNSZ("vcomiss",VEX_MX,4),
1856ab47273fSEdward Gillett }, {
1857ab47273fSEdward Gillett /*  [30]  */	INVALID,		INVALID,		INVALID,		INVALID,
1858ab47273fSEdward Gillett /*  [34]  */	INVALID,		INVALID,		INVALID,		INVALID,
1859ab47273fSEdward Gillett /*  [38]  */	INVALID,		INVALID,		INVALID,		INVALID,
1860ab47273fSEdward Gillett /*  [3C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1861ab47273fSEdward Gillett }, {
1862ab47273fSEdward Gillett /*  [40]  */	INVALID,		INVALID,		INVALID,		INVALID,
1863ab47273fSEdward Gillett /*  [44]  */	INVALID,		INVALID,		INVALID,		INVALID,
1864ab47273fSEdward Gillett /*  [48]  */	INVALID,		INVALID,		INVALID,		INVALID,
1865ab47273fSEdward Gillett /*  [4C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1866ab47273fSEdward Gillett }, {
1867ab47273fSEdward Gillett /*  [50]  */	TNS("vmovmskps",VEX_MR),	TNSZ("vsqrtps",VEX_MX,16),	TNSZ("vrsqrtps",VEX_MX,16),TNSZ("vrcpps",VEX_MX,16),
1868ab47273fSEdward Gillett /*  [54]  */	TNSZ("vandps",VEX_RMrX,16),	TNSZ("vandnps",VEX_RMrX,16),	TNSZ("vorps",VEX_RMrX,16),	TNSZ("vxorps",VEX_RMrX,16),
1869ab47273fSEdward Gillett /*  [58]  */	TNSZ("vaddps",VEX_RMrX,16),	TNSZ("vmulps",VEX_RMrX,16),	TNSZ("vcvtps2pd",VEX_MX,8),TNSZ("vcvtdq2ps",VEX_MX,16),
1870ab47273fSEdward Gillett /*  [5C]  */	TNSZ("vsubps",VEX_RMrX,16),	TNSZ("vminps",VEX_RMrX,16),	TNSZ("vdivps",VEX_RMrX,16),	TNSZ("vmaxps",VEX_RMrX,16),
1871ab47273fSEdward Gillett }, {
1872ab47273fSEdward Gillett /*  [60]  */	INVALID,		INVALID,		INVALID,		INVALID,
1873ab47273fSEdward Gillett /*  [64]  */	INVALID,		INVALID,		INVALID,		INVALID,
1874ab47273fSEdward Gillett /*  [68]  */	INVALID,		INVALID,		INVALID,		INVALID,
1875ab47273fSEdward Gillett /*  [6C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1876ab47273fSEdward Gillett }, {
1877ab47273fSEdward Gillett /*  [70]  */	INVALID,		INVALID,		INVALID,		INVALID,
1878ab47273fSEdward Gillett /*  [74]  */	INVALID,		INVALID,		INVALID,		TNS("vzeroupper", VEX_NONE),
1879ab47273fSEdward Gillett /*  [78]  */	INVALID,		INVALID,		INVALID,		INVALID,
1880ab47273fSEdward Gillett /*  [7C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1881ab47273fSEdward Gillett }, {
1882ab47273fSEdward Gillett /*  [80]  */	INVALID,		INVALID,		INVALID,		INVALID,
1883ab47273fSEdward Gillett /*  [84]  */	INVALID,		INVALID,		INVALID,		INVALID,
1884ab47273fSEdward Gillett /*  [88]  */	INVALID,		INVALID,		INVALID,		INVALID,
1885ab47273fSEdward Gillett /*  [8C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1886ab47273fSEdward Gillett }, {
1887ab47273fSEdward Gillett /*  [90]  */	INVALID,		INVALID,		INVALID,		INVALID,
1888ab47273fSEdward Gillett /*  [94]  */	INVALID,		INVALID,		INVALID,		INVALID,
1889ab47273fSEdward Gillett /*  [98]  */	INVALID,		INVALID,		INVALID,		INVALID,
1890ab47273fSEdward Gillett /*  [9C]  */	INVALID,		INVALID,		INVALID,		INVALID,
1891ab47273fSEdward Gillett }, {
1892ab47273fSEdward Gillett /*  [A0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1893ab47273fSEdward Gillett /*  [A4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1894ab47273fSEdward Gillett /*  [A8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1895ab47273fSEdward Gillett /*  [AC]  */	INVALID,		INVALID,		TNSZ("vldmxcsr",VEX_MO,2),		INVALID,
1896ab47273fSEdward Gillett }, {
1897ab47273fSEdward Gillett /*  [B0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1898ab47273fSEdward Gillett /*  [B4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1899ab47273fSEdward Gillett /*  [B8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1900ab47273fSEdward Gillett /*  [BC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1901ab47273fSEdward Gillett }, {
1902ab47273fSEdward Gillett /*  [C0]  */	INVALID,		INVALID,		TNSZ("vcmpps",VEX_RMRX,16),INVALID,
1903ab47273fSEdward Gillett /*  [C4]  */	INVALID,		INVALID,	 	TNSZ("vshufps",VEX_RMRX,16),INVALID,
1904ab47273fSEdward Gillett /*  [C8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1905ab47273fSEdward Gillett /*  [CC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1906ab47273fSEdward Gillett }, {
1907ab47273fSEdward Gillett /*  [D0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1908ab47273fSEdward Gillett /*  [D4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1909ab47273fSEdward Gillett /*  [D8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1910ab47273fSEdward Gillett /*  [DC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1911ab47273fSEdward Gillett }, {
1912ab47273fSEdward Gillett /*  [E0]  */	INVALID,		INVALID,		INVALID,		INVALID,
1913ab47273fSEdward Gillett /*  [E4]  */	INVALID,		INVALID,		INVALID,		INVALID,
1914ab47273fSEdward Gillett /*  [E8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1915ab47273fSEdward Gillett /*  [EC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1916ab47273fSEdward Gillett }, {
1917245ac945SRobert Mustacchi /*  [F0]  */	INVALID,		INVALID,		TNSZvr("andn",VEX_RMrX,5),TNSZvr("bls",BLS,5),
1918245ac945SRobert Mustacchi /*  [F4]  */	INVALID,		TNSZvr("bzhi",VEX_VRMrX,5),INVALID,		TNSZvr("bextr",VEX_VRMrX,5),
1919ab47273fSEdward Gillett /*  [F8]  */	INVALID,		INVALID,		INVALID,		INVALID,
1920ab47273fSEdward Gillett /*  [FC]  */	INVALID,		INVALID,		INVALID,		INVALID,
1921ab47273fSEdward Gillett } };
19227c478bd9Sstevel@tonic-gate 
19237c478bd9Sstevel@tonic-gate /*
19247c478bd9Sstevel@tonic-gate  *	Decode table for 0x80 opcodes
19257c478bd9Sstevel@tonic-gate  */
19267c478bd9Sstevel@tonic-gate 
19277c478bd9Sstevel@tonic-gate const instable_t dis_op80[8] = {
19287c478bd9Sstevel@tonic-gate 
19297c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("addb",IMlw),	TNS("orb",IMw),		TNS("adcb",IMlw),	TNS("sbbb",IMlw),
19307c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("andb",IMw),	TNS("subb",IMlw),	TNS("xorb",IMw),	TNS("cmpb",IMlw),
19317c478bd9Sstevel@tonic-gate };
19327c478bd9Sstevel@tonic-gate 
19337c478bd9Sstevel@tonic-gate 
19347c478bd9Sstevel@tonic-gate /*
19357c478bd9Sstevel@tonic-gate  *	Decode table for 0x81 opcodes.
19367c478bd9Sstevel@tonic-gate  */
19377c478bd9Sstevel@tonic-gate 
19387c478bd9Sstevel@tonic-gate const instable_t dis_op81[8] = {
19397c478bd9Sstevel@tonic-gate 
19407c478bd9Sstevel@tonic-gate /*  [0]  */	TS("add",IMlw),		TS("or",IMw),		TS("adc",IMlw),		TS("sbb",IMlw),
19417c478bd9Sstevel@tonic-gate /*  [4]  */	TS("and",IMw),		TS("sub",IMlw),		TS("xor",IMw),		TS("cmp",IMlw),
19427c478bd9Sstevel@tonic-gate };
19437c478bd9Sstevel@tonic-gate 
19447c478bd9Sstevel@tonic-gate 
19457c478bd9Sstevel@tonic-gate /*
19467c478bd9Sstevel@tonic-gate  *	Decode table for 0x82 opcodes.
19477c478bd9Sstevel@tonic-gate  */
19487c478bd9Sstevel@tonic-gate 
19497c478bd9Sstevel@tonic-gate const instable_t dis_op82[8] = {
19507c478bd9Sstevel@tonic-gate 
19517c478bd9Sstevel@tonic-gate /*  [0]  */	TNSx("addb",IMlw),	TNSx("orb",IMlw),	TNSx("adcb",IMlw),	TNSx("sbbb",IMlw),
19527c478bd9Sstevel@tonic-gate /*  [4]  */	TNSx("andb",IMlw),	TNSx("subb",IMlw),	TNSx("xorb",IMlw),	TNSx("cmpb",IMlw),
19537c478bd9Sstevel@tonic-gate };
19547c478bd9Sstevel@tonic-gate /*
19557c478bd9Sstevel@tonic-gate  *	Decode table for 0x83 opcodes.
19567c478bd9Sstevel@tonic-gate  */
19577c478bd9Sstevel@tonic-gate 
19587c478bd9Sstevel@tonic-gate const instable_t dis_op83[8] = {
19597c478bd9Sstevel@tonic-gate 
19607c478bd9Sstevel@tonic-gate /*  [0]  */	TS("add",IMlw),		TS("or",IMlw),		TS("adc",IMlw),		TS("sbb",IMlw),
19617c478bd9Sstevel@tonic-gate /*  [4]  */	TS("and",IMlw),		TS("sub",IMlw),		TS("xor",IMlw),		TS("cmp",IMlw),
19627c478bd9Sstevel@tonic-gate };
19637c478bd9Sstevel@tonic-gate 
19647c478bd9Sstevel@tonic-gate /*
19657c478bd9Sstevel@tonic-gate  *	Decode table for 0xC0 opcodes.
19667c478bd9Sstevel@tonic-gate  */
19677c478bd9Sstevel@tonic-gate 
19687c478bd9Sstevel@tonic-gate const instable_t dis_opC0[8] = {
19697c478bd9Sstevel@tonic-gate 
19707c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("rolb",MvI),	TNS("rorb",MvI),	TNS("rclb",MvI),	TNS("rcrb",MvI),
19717c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("shlb",MvI),	TNS("shrb",MvI),	INVALID,		TNS("sarb",MvI),
19727c478bd9Sstevel@tonic-gate };
19737c478bd9Sstevel@tonic-gate 
19747c478bd9Sstevel@tonic-gate /*
19757c478bd9Sstevel@tonic-gate  *	Decode table for 0xD0 opcodes.
19767c478bd9Sstevel@tonic-gate  */
19777c478bd9Sstevel@tonic-gate 
19787c478bd9Sstevel@tonic-gate const instable_t dis_opD0[8] = {
19797c478bd9Sstevel@tonic-gate 
19807c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("rolb",Mv),		TNS("rorb",Mv),		TNS("rclb",Mv),		TNS("rcrb",Mv),
19817c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("shlb",Mv),		TNS("shrb",Mv),		TNS("salb",Mv),		TNS("sarb",Mv),
19827c478bd9Sstevel@tonic-gate };
19837c478bd9Sstevel@tonic-gate 
19847c478bd9Sstevel@tonic-gate /*
19857c478bd9Sstevel@tonic-gate  *	Decode table for 0xC1 opcodes.
19867c478bd9Sstevel@tonic-gate  *	186 instruction set
19877c478bd9Sstevel@tonic-gate  */
19887c478bd9Sstevel@tonic-gate 
19897c478bd9Sstevel@tonic-gate const instable_t dis_opC1[8] = {
19907c478bd9Sstevel@tonic-gate 
19917c478bd9Sstevel@tonic-gate /*  [0]  */	TS("rol",MvI),		TS("ror",MvI),		TS("rcl",MvI),		TS("rcr",MvI),
19927c478bd9Sstevel@tonic-gate /*  [4]  */	TS("shl",MvI),		TS("shr",MvI),		TS("sal",MvI),		TS("sar",MvI),
19937c478bd9Sstevel@tonic-gate };
19947c478bd9Sstevel@tonic-gate 
19957c478bd9Sstevel@tonic-gate /*
19967c478bd9Sstevel@tonic-gate  *	Decode table for 0xD1 opcodes.
19977c478bd9Sstevel@tonic-gate  */
19987c478bd9Sstevel@tonic-gate 
19997c478bd9Sstevel@tonic-gate const instable_t dis_opD1[8] = {
20007c478bd9Sstevel@tonic-gate 
20017c478bd9Sstevel@tonic-gate /*  [0]  */	TS("rol",Mv),		TS("ror",Mv),		TS("rcl",Mv),		TS("rcr",Mv),
20027c478bd9Sstevel@tonic-gate /*  [4]  */	TS("shl",Mv),		TS("shr",Mv),		TS("sal",Mv),		TS("sar",Mv),
20037c478bd9Sstevel@tonic-gate };
20047c478bd9Sstevel@tonic-gate 
20057c478bd9Sstevel@tonic-gate 
20067c478bd9Sstevel@tonic-gate /*
20077c478bd9Sstevel@tonic-gate  *	Decode table for 0xD2 opcodes.
20087c478bd9Sstevel@tonic-gate  */
20097c478bd9Sstevel@tonic-gate 
20107c478bd9Sstevel@tonic-gate const instable_t dis_opD2[8] = {
20117c478bd9Sstevel@tonic-gate 
20127c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("rolb",Mv),		TNS("rorb",Mv),		TNS("rclb",Mv),		TNS("rcrb",Mv),
20137c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("shlb",Mv),		TNS("shrb",Mv),		TNS("salb",Mv),		TNS("sarb",Mv),
20147c478bd9Sstevel@tonic-gate };
20157c478bd9Sstevel@tonic-gate /*
20167c478bd9Sstevel@tonic-gate  *	Decode table for 0xD3 opcodes.
20177c478bd9Sstevel@tonic-gate  */
20187c478bd9Sstevel@tonic-gate 
20197c478bd9Sstevel@tonic-gate const instable_t dis_opD3[8] = {
20207c478bd9Sstevel@tonic-gate 
20217c478bd9Sstevel@tonic-gate /*  [0]  */	TS("rol",Mv),		TS("ror",Mv),		TS("rcl",Mv),		TS("rcr",Mv),
20227c478bd9Sstevel@tonic-gate /*  [4]  */	TS("shl",Mv),		TS("shr",Mv),		TS("salb",Mv),		TS("sar",Mv),
20237c478bd9Sstevel@tonic-gate };
20247c478bd9Sstevel@tonic-gate 
20257c478bd9Sstevel@tonic-gate 
20267c478bd9Sstevel@tonic-gate /*
20277c478bd9Sstevel@tonic-gate  *	Decode table for 0xF6 opcodes.
20287c478bd9Sstevel@tonic-gate  */
20297c478bd9Sstevel@tonic-gate 
20307c478bd9Sstevel@tonic-gate const instable_t dis_opF6[8] = {
20317c478bd9Sstevel@tonic-gate 
20327c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("testb",IMw),	TNS("testb",IMw),	TNS("notb",Mw),		TNS("negb",Mw),
20337c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("mulb",MA),		TNS("imulb",MA),	TNS("divb",MA),		TNS("idivb",MA),
20347c478bd9Sstevel@tonic-gate };
20357c478bd9Sstevel@tonic-gate 
20367c478bd9Sstevel@tonic-gate 
20377c478bd9Sstevel@tonic-gate /*
20387c478bd9Sstevel@tonic-gate  *	Decode table for 0xF7 opcodes.
20397c478bd9Sstevel@tonic-gate  */
20407c478bd9Sstevel@tonic-gate 
20417c478bd9Sstevel@tonic-gate const instable_t dis_opF7[8] = {
20427c478bd9Sstevel@tonic-gate 
20437c478bd9Sstevel@tonic-gate /*  [0]  */	TS("test",IMw),		TS("test",IMw),		TS("not",Mw),		TS("neg",Mw),
20447c478bd9Sstevel@tonic-gate /*  [4]  */	TS("mul",MA),		TS("imul",MA),		TS("div",MA),		TS("idiv",MA),
20457c478bd9Sstevel@tonic-gate };
20467c478bd9Sstevel@tonic-gate 
20477c478bd9Sstevel@tonic-gate 
20487c478bd9Sstevel@tonic-gate /*
20497c478bd9Sstevel@tonic-gate  *	Decode table for 0xFE opcodes.
20507c478bd9Sstevel@tonic-gate  */
20517c478bd9Sstevel@tonic-gate 
20527c478bd9Sstevel@tonic-gate const instable_t dis_opFE[8] = {
20537c478bd9Sstevel@tonic-gate 
20547c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("incb",Mw),		TNS("decb",Mw),		INVALID,		INVALID,
20557c478bd9Sstevel@tonic-gate /*  [4]  */	INVALID,		INVALID,		INVALID,		INVALID,
20567c478bd9Sstevel@tonic-gate };
20577c478bd9Sstevel@tonic-gate /*
20587c478bd9Sstevel@tonic-gate  *	Decode table for 0xFF opcodes.
20597c478bd9Sstevel@tonic-gate  */
20607c478bd9Sstevel@tonic-gate 
20617c478bd9Sstevel@tonic-gate const instable_t dis_opFF[8] = {
20627c478bd9Sstevel@tonic-gate 
20637c478bd9Sstevel@tonic-gate /*  [0]  */	TS("inc",Mw),		TS("dec",Mw),		TNSyp("call",INM),	TNS("lcall",INM),
20647c478bd9Sstevel@tonic-gate /*  [4]  */	TNSy("jmp",INM),	TNS("ljmp",INM),	TSp("push",M),		INVALID,
20657c478bd9Sstevel@tonic-gate };
20667c478bd9Sstevel@tonic-gate 
20677c478bd9Sstevel@tonic-gate /* for 287 instructions, which are a mess to decode */
20687c478bd9Sstevel@tonic-gate 
20697c478bd9Sstevel@tonic-gate const instable_t dis_opFP1n2[8][8] = {
20707c478bd9Sstevel@tonic-gate {
20717c478bd9Sstevel@tonic-gate /* bit pattern:	1101 1xxx MODxx xR/M */
20727c478bd9Sstevel@tonic-gate /*  [0,0] */	TNS("fadds",M),		TNS("fmuls",M),		TNS("fcoms",M),		TNS("fcomps",M),
20737c478bd9Sstevel@tonic-gate /*  [0,4] */	TNS("fsubs",M),		TNS("fsubrs",M),	TNS("fdivs",M),		TNS("fdivrs",M),
20747c478bd9Sstevel@tonic-gate }, {
20757c478bd9Sstevel@tonic-gate /*  [1,0]  */	TNS("flds",M),		INVALID,		TNS("fsts",M),		TNS("fstps",M),
20767c478bd9Sstevel@tonic-gate /*  [1,4]  */	TNSZ("fldenv",M,28),	TNSZ("fldcw",M,2),	TNSZ("fnstenv",M,28),	TNSZ("fnstcw",M,2),
20777c478bd9Sstevel@tonic-gate }, {
20787c478bd9Sstevel@tonic-gate /*  [2,0]  */	TNS("fiaddl",M),	TNS("fimull",M),	TNS("ficoml",M),	TNS("ficompl",M),
20797c478bd9Sstevel@tonic-gate /*  [2,4]  */	TNS("fisubl",M),	TNS("fisubrl",M),	TNS("fidivl",M),	TNS("fidivrl",M),
20807c478bd9Sstevel@tonic-gate }, {
2081*d4c899eeSRobert Mustacchi /*  [3,0]  */	TNS("fildl",M),		TNSZ("tisttpl",M,4),	TNS("fistl",M),		TNS("fistpl",M),
20827c478bd9Sstevel@tonic-gate /*  [3,4]  */	INVALID,		TNSZ("fldt",M,10),	INVALID,		TNSZ("fstpt",M,10),
20837c478bd9Sstevel@tonic-gate }, {
20847c478bd9Sstevel@tonic-gate /*  [4,0]  */	TNSZ("faddl",M,8),	TNSZ("fmull",M,8),	TNSZ("fcoml",M,8),	TNSZ("fcompl",M,8),
20857c478bd9Sstevel@tonic-gate /*  [4,1]  */	TNSZ("fsubl",M,8),	TNSZ("fsubrl",M,8),	TNSZ("fdivl",M,8),	TNSZ("fdivrl",M,8),
20867c478bd9Sstevel@tonic-gate }, {
2087*d4c899eeSRobert Mustacchi /*  [5,0]  */	TNSZ("fldl",M,8),	TNSZ("fisttpll",M,8),	TNSZ("fstl",M,8),	TNSZ("fstpl",M,8),
20887c478bd9Sstevel@tonic-gate /*  [5,4]  */	TNSZ("frstor",M,108),	INVALID,		TNSZ("fnsave",M,108),	TNSZ("fnstsw",M,2),
20897c478bd9Sstevel@tonic-gate }, {
20907c478bd9Sstevel@tonic-gate /*  [6,0]  */	TNSZ("fiadd",M,2),	TNSZ("fimul",M,2),	TNSZ("ficom",M,2),	TNSZ("ficomp",M,2),
20917c478bd9Sstevel@tonic-gate /*  [6,4]  */	TNSZ("fisub",M,2),	TNSZ("fisubr",M,2),	TNSZ("fidiv",M,2),	TNSZ("fidivr",M,2),
20927c478bd9Sstevel@tonic-gate }, {
2093*d4c899eeSRobert Mustacchi /*  [7,0]  */	TNSZ("fild",M,2),	TNSZ("fisttp",M,2),	TNSZ("fist",M,2),	TNSZ("fistp",M,2),
20947c478bd9Sstevel@tonic-gate /*  [7,4]  */	TNSZ("fbld",M,10),	TNSZ("fildll",M,8),	TNSZ("fbstp",M,10),	TNSZ("fistpll",M,8),
20957c478bd9Sstevel@tonic-gate } };
20967c478bd9Sstevel@tonic-gate 
20977c478bd9Sstevel@tonic-gate const instable_t dis_opFP3[8][8] = {
20987c478bd9Sstevel@tonic-gate {
20997c478bd9Sstevel@tonic-gate /* bit  pattern:	1101 1xxx 11xx xREG */
21007c478bd9Sstevel@tonic-gate /*  [0,0]  */	TNS("fadd",FF),		TNS("fmul",FF),		TNS("fcom",F),		TNS("fcomp",F),
21017c478bd9Sstevel@tonic-gate /*  [0,4]  */	TNS("fsub",FF),		TNS("fsubr",FF),	TNS("fdiv",FF),		TNS("fdivr",FF),
21027c478bd9Sstevel@tonic-gate }, {
21037c478bd9Sstevel@tonic-gate /*  [1,0]  */	TNS("fld",F),		TNS("fxch",F),		TNS("fnop",NORM),	TNS("fstp",F),
21047c478bd9Sstevel@tonic-gate /*  [1,4]  */	INVALID,		INVALID,		INVALID,		INVALID,
21057c478bd9Sstevel@tonic-gate }, {
21067c478bd9Sstevel@tonic-gate /*  [2,0]  */	INVALID,		INVALID,		INVALID,		INVALID,
21077c478bd9Sstevel@tonic-gate /*  [2,4]  */	INVALID,		TNS("fucompp",NORM),	INVALID,		INVALID,
21087c478bd9Sstevel@tonic-gate }, {
21097c478bd9Sstevel@tonic-gate /*  [3,0]  */	INVALID,		INVALID,		INVALID,		INVALID,
21107c478bd9Sstevel@tonic-gate /*  [3,4]  */	INVALID,		INVALID,		INVALID,		INVALID,
21117c478bd9Sstevel@tonic-gate }, {
21127c478bd9Sstevel@tonic-gate /*  [4,0]  */	TNS("fadd",FF),		TNS("fmul",FF),		TNS("fcom",F),		TNS("fcomp",F),
21137c478bd9Sstevel@tonic-gate /*  [4,4]  */	TNS("fsub",FF),		TNS("fsubr",FF),	TNS("fdiv",FF),		TNS("fdivr",FF),
21147c478bd9Sstevel@tonic-gate }, {
21157c478bd9Sstevel@tonic-gate /*  [5,0]  */	TNS("ffree",F),		TNS("fxch",F),		TNS("fst",F),		TNS("fstp",F),
21167c478bd9Sstevel@tonic-gate /*  [5,4]  */	TNS("fucom",F),		TNS("fucomp",F),	INVALID,		INVALID,
21177c478bd9Sstevel@tonic-gate }, {
21187c478bd9Sstevel@tonic-gate /*  [6,0]  */	TNS("faddp",FF),	TNS("fmulp",FF),	TNS("fcomp",F),		TNS("fcompp",NORM),
21197c478bd9Sstevel@tonic-gate /*  [6,4]  */	TNS("fsubp",FF),	TNS("fsubrp",FF),	TNS("fdivp",FF),	TNS("fdivrp",FF),
21207c478bd9Sstevel@tonic-gate }, {
21219902c40fSdmick /*  [7,0]  */	TNS("ffreep",F),		TNS("fxch",F),		TNS("fstp",F),		TNS("fstp",F),
21227c478bd9Sstevel@tonic-gate /*  [7,4]  */	TNS("fnstsw",M),	TNS("fucomip",FFC),	TNS("fcomip",FFC),	INVALID,
21237c478bd9Sstevel@tonic-gate } };
21247c478bd9Sstevel@tonic-gate 
21257c478bd9Sstevel@tonic-gate const instable_t dis_opFP4[4][8] = {
21267c478bd9Sstevel@tonic-gate {
21277c478bd9Sstevel@tonic-gate /* bit pattern:	1101 1001 111x xxxx */
21287c478bd9Sstevel@tonic-gate /*  [0,0]  */	TNS("fchs",NORM),	TNS("fabs",NORM),	INVALID,		INVALID,
21297c478bd9Sstevel@tonic-gate /*  [0,4]  */	TNS("ftst",NORM),	TNS("fxam",NORM),	TNS("ftstp",NORM),	INVALID,
21307c478bd9Sstevel@tonic-gate }, {
21317c478bd9Sstevel@tonic-gate /*  [1,0]  */	TNS("fld1",NORM),	TNS("fldl2t",NORM),	TNS("fldl2e",NORM),	TNS("fldpi",NORM),
21327c478bd9Sstevel@tonic-gate /*  [1,4]  */	TNS("fldlg2",NORM),	TNS("fldln2",NORM),	TNS("fldz",NORM),	INVALID,
21337c478bd9Sstevel@tonic-gate }, {
21347c478bd9Sstevel@tonic-gate /*  [2,0]  */	TNS("f2xm1",NORM),	TNS("fyl2x",NORM),	TNS("fptan",NORM),	TNS("fpatan",NORM),
21357c478bd9Sstevel@tonic-gate /*  [2,4]  */	TNS("fxtract",NORM),	TNS("fprem1",NORM),	TNS("fdecstp",NORM),	TNS("fincstp",NORM),
21367c478bd9Sstevel@tonic-gate }, {
21377c478bd9Sstevel@tonic-gate /*  [3,0]  */	TNS("fprem",NORM),	TNS("fyl2xp1",NORM),	TNS("fsqrt",NORM),	TNS("fsincos",NORM),
21387c478bd9Sstevel@tonic-gate /*  [3,4]  */	TNS("frndint",NORM),	TNS("fscale",NORM),	TNS("fsin",NORM),	TNS("fcos",NORM),
21397c478bd9Sstevel@tonic-gate } };
21407c478bd9Sstevel@tonic-gate 
21417c478bd9Sstevel@tonic-gate const instable_t dis_opFP5[8] = {
21427c478bd9Sstevel@tonic-gate /* bit pattern:	1101 1011 111x xxxx */
21437c478bd9Sstevel@tonic-gate /*  [0]  */	TNS("feni",NORM),	TNS("fdisi",NORM),	TNS("fnclex",NORM),	TNS("fninit",NORM),
21447c478bd9Sstevel@tonic-gate /*  [4]  */	TNS("fsetpm",NORM),	TNS("frstpm",NORM),	INVALID,		INVALID,
21457c478bd9Sstevel@tonic-gate };
21467c478bd9Sstevel@tonic-gate 
21477c478bd9Sstevel@tonic-gate const instable_t dis_opFP6[8] = {
21487c478bd9Sstevel@tonic-gate /* bit pattern:	1101 1011 11yy yxxx */
21497c478bd9Sstevel@tonic-gate /*  [00]  */	TNS("fcmov.nb",FF),	TNS("fcmov.ne",FF),	TNS("fcmov.nbe",FF),	TNS("fcmov.nu",FF),
21507c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		TNS("fucomi",F),	TNS("fcomi",F),		INVALID,
21517c478bd9Sstevel@tonic-gate };
21527c478bd9Sstevel@tonic-gate 
21537c478bd9Sstevel@tonic-gate const instable_t dis_opFP7[8] = {
21547c478bd9Sstevel@tonic-gate /* bit pattern:	1101 1010 11yy yxxx */
21557c478bd9Sstevel@tonic-gate /*  [00]  */	TNS("fcmov.b",FF),	TNS("fcmov.e",FF),	TNS("fcmov.be",FF),	TNS("fcmov.u",FF),
21567c478bd9Sstevel@tonic-gate /*  [04]  */	INVALID,		INVALID,		INVALID,		INVALID,
21577c478bd9Sstevel@tonic-gate };
21587c478bd9Sstevel@tonic-gate 
21597c478bd9Sstevel@tonic-gate /*
21607c478bd9Sstevel@tonic-gate  *	Main decode table for the op codes.  The first two nibbles
21617c478bd9Sstevel@tonic-gate  *	will be used as an index into the table.  If there is a
21627c478bd9Sstevel@tonic-gate  *	a need to further decode an instruction, the array to be
21637c478bd9Sstevel@tonic-gate  *	referenced is indicated with the other two entries being
21647c478bd9Sstevel@tonic-gate  *	empty.
21657c478bd9Sstevel@tonic-gate  */
21667c478bd9Sstevel@tonic-gate 
21677c478bd9Sstevel@tonic-gate const instable_t dis_distable[16][16] = {
21687c478bd9Sstevel@tonic-gate {
21697c478bd9Sstevel@tonic-gate /* [0,0] */	TNS("addb",RMw),	TS("add",RMw),		TNS("addb",MRw),	TS("add",MRw),
21707c478bd9Sstevel@tonic-gate /* [0,4] */	TNS("addb",IA),		TS("add",IA),		TSx("push",SEG),	TSx("pop",SEG),
21717c478bd9Sstevel@tonic-gate /* [0,8] */	TNS("orb",RMw),		TS("or",RMw),		TNS("orb",MRw),		TS("or",MRw),
21727c478bd9Sstevel@tonic-gate /* [0,C] */	TNS("orb",IA),		TS("or",IA),		TSx("push",SEG),	IND(dis_op0F),
21737c478bd9Sstevel@tonic-gate }, {
21747c478bd9Sstevel@tonic-gate /* [1,0] */	TNS("adcb",RMw),	TS("adc",RMw),		TNS("adcb",MRw),	TS("adc",MRw),
21757c478bd9Sstevel@tonic-gate /* [1,4] */	TNS("adcb",IA),		TS("adc",IA),		TSx("push",SEG),	TSx("pop",SEG),
21767c478bd9Sstevel@tonic-gate /* [1,8] */	TNS("sbbb",RMw),	TS("sbb",RMw),		TNS("sbbb",MRw),	TS("sbb",MRw),
21777c478bd9Sstevel@tonic-gate /* [1,C] */	TNS("sbbb",IA),		TS("sbb",IA),		TSx("push",SEG),	TSx("pop",SEG),
21787c478bd9Sstevel@tonic-gate }, {
21797c478bd9Sstevel@tonic-gate /* [2,0] */	TNS("andb",RMw),	TS("and",RMw),		TNS("andb",MRw),	TS("and",MRw),
21807c478bd9Sstevel@tonic-gate /* [2,4] */	TNS("andb",IA),		TS("and",IA),		TNSx("%es:",OVERRIDE),	TNSx("daa",NORM),
21817c478bd9Sstevel@tonic-gate /* [2,8] */	TNS("subb",RMw),	TS("sub",RMw),		TNS("subb",MRw),	TS("sub",MRw),
2182ab1416efSBryan Cantrill /* [2,C] */	TNS("subb",IA),		TS("sub",IA),		TNS("%cs:",OVERRIDE),	TNSx("das",NORM),
21837c478bd9Sstevel@tonic-gate }, {
21847c478bd9Sstevel@tonic-gate /* [3,0] */	TNS("xorb",RMw),	TS("xor",RMw),		TNS("xorb",MRw),	TS("xor",MRw),
21857c478bd9Sstevel@tonic-gate /* [3,4] */	TNS("xorb",IA),		TS("xor",IA),		TNSx("%ss:",OVERRIDE),	TNSx("aaa",NORM),
21867c478bd9Sstevel@tonic-gate /* [3,8] */	TNS("cmpb",RMw),	TS("cmp",RMw),		TNS("cmpb",MRw),	TS("cmp",MRw),
21877c478bd9Sstevel@tonic-gate /* [3,C] */	TNS("cmpb",IA),		TS("cmp",IA),		TNSx("%ds:",OVERRIDE),	TNSx("aas",NORM),
21887c478bd9Sstevel@tonic-gate }, {
21897c478bd9Sstevel@tonic-gate /* [4,0] */	TSx("inc",R),		TSx("inc",R),		TSx("inc",R),		TSx("inc",R),
21907c478bd9Sstevel@tonic-gate /* [4,4] */	TSx("inc",R),		TSx("inc",R),		TSx("inc",R),		TSx("inc",R),
21917c478bd9Sstevel@tonic-gate /* [4,8] */	TSx("dec",R),		TSx("dec",R),		TSx("dec",R),		TSx("dec",R),
21927c478bd9Sstevel@tonic-gate /* [4,C] */	TSx("dec",R),		TSx("dec",R),		TSx("dec",R),		TSx("dec",R),
21937c478bd9Sstevel@tonic-gate }, {
21947c478bd9Sstevel@tonic-gate /* [5,0] */	TSp("push",R),		TSp("push",R),		TSp("push",R),		TSp("push",R),
21957c478bd9Sstevel@tonic-gate /* [5,4] */	TSp("push",R),		TSp("push",R),		TSp("push",R),		TSp("push",R),
21967c478bd9Sstevel@tonic-gate /* [5,8] */	TSp("pop",R),		TSp("pop",R),		TSp("pop",R),		TSp("pop",R),
21977c478bd9Sstevel@tonic-gate /* [5,C] */	TSp("pop",R),		TSp("pop",R),		TSp("pop",R),		TSp("pop",R),
21987c478bd9Sstevel@tonic-gate }, {
21997c478bd9Sstevel@tonic-gate /* [6,0] */	TSZx("pusha",IMPLMEM,28),TSZx("popa",IMPLMEM,28), TSx("bound",MR),	TNS("arpl",RMw),
22007c478bd9Sstevel@tonic-gate /* [6,4] */	TNS("%fs:",OVERRIDE),	TNS("%gs:",OVERRIDE),	TNS("data16",DM),	TNS("addr16",AM),
22017c478bd9Sstevel@tonic-gate /* [6,8] */	TSp("push",I),		TS("imul",IMUL),	TSp("push",Ib),	TS("imul",IMUL),
22027c478bd9Sstevel@tonic-gate /* [6,C] */	TNSZ("insb",IMPLMEM,1),	TSZ("ins",IMPLMEM,4),	TNSZ("outsb",IMPLMEM,1),TSZ("outs",IMPLMEM,4),
22037c478bd9Sstevel@tonic-gate }, {
22047c478bd9Sstevel@tonic-gate /* [7,0] */	TNSy("jo",BD),		TNSy("jno",BD),		TNSy("jb",BD),		TNSy("jae",BD),
22057c478bd9Sstevel@tonic-gate /* [7,4] */	TNSy("je",BD),		TNSy("jne",BD),		TNSy("jbe",BD),		TNSy("ja",BD),
22067c478bd9Sstevel@tonic-gate /* [7,8] */	TNSy("js",BD),		TNSy("jns",BD),		TNSy("jp",BD),		TNSy("jnp",BD),
22077c478bd9Sstevel@tonic-gate /* [7,C] */	TNSy("jl",BD),		TNSy("jge",BD),		TNSy("jle",BD),		TNSy("jg",BD),
22087c478bd9Sstevel@tonic-gate }, {
22097c478bd9Sstevel@tonic-gate /* [8,0] */	IND(dis_op80),		IND(dis_op81),		INDx(dis_op82),		IND(dis_op83),
22107c478bd9Sstevel@tonic-gate /* [8,4] */	TNS("testb",RMw),	TS("test",RMw),		TNS("xchgb",RMw),	TS("xchg",RMw),
22117c478bd9Sstevel@tonic-gate /* [8,8] */	TNS("movb",RMw),	TS("mov",RMw),		TNS("movb",MRw),	TS("mov",MRw),
22127c478bd9Sstevel@tonic-gate /* [8,C] */	TNS("movw",SM),		TS("lea",MR),		TNS("movw",MS),		TSp("pop",M),
22137c478bd9Sstevel@tonic-gate }, {
22147c478bd9Sstevel@tonic-gate /* [9,0] */	TNS("nop",NORM),	TS("xchg",RA),		TS("xchg",RA),		TS("xchg",RA),
22157c478bd9Sstevel@tonic-gate /* [9,4] */	TS("xchg",RA),		TS("xchg",RA),		TS("xchg",RA),		TS("xchg",RA),
22167c478bd9Sstevel@tonic-gate /* [9,8] */	TNS("cXtX",CBW),	TNS("cXtX",CWD),	TNSx("lcall",SO),	TNS("fwait",NORM),
22171872b0b5SAndriy Gapon /* [9,C] */	TSZy("pushf",IMPLMEM,4),TSZy("popf",IMPLMEM,4),	TNS("sahf",NORM),	TNS("lahf",NORM),
22187c478bd9Sstevel@tonic-gate }, {
22197c478bd9Sstevel@tonic-gate /* [A,0] */	TNS("movb",OA),		TS("mov",OA),		TNS("movb",AO),		TS("mov",AO),
22207c478bd9Sstevel@tonic-gate /* [A,4] */	TNSZ("movsb",SD,1),	TS("movs",SD),		TNSZ("cmpsb",SD,1),	TS("cmps",SD),
22217c478bd9Sstevel@tonic-gate /* [A,8] */	TNS("testb",IA),	TS("test",IA),		TNS("stosb",AD),	TS("stos",AD),
22227c478bd9Sstevel@tonic-gate /* [A,C] */	TNS("lodsb",SA),	TS("lods",SA),		TNS("scasb",AD),	TS("scas",AD),
22237c478bd9Sstevel@tonic-gate }, {
22247c478bd9Sstevel@tonic-gate /* [B,0] */	TNS("movb",IR),		TNS("movb",IR),		TNS("movb",IR),		TNS("movb",IR),
22257c478bd9Sstevel@tonic-gate /* [B,4] */	TNS("movb",IR),		TNS("movb",IR),		TNS("movb",IR),		TNS("movb",IR),
22267c478bd9Sstevel@tonic-gate /* [B,8] */	TS("mov",IR),		TS("mov",IR),		TS("mov",IR),		TS("mov",IR),
22277c478bd9Sstevel@tonic-gate /* [B,C] */	TS("mov",IR),		TS("mov",IR),		TS("mov",IR),		TS("mov",IR),
22287c478bd9Sstevel@tonic-gate }, {
22297c478bd9Sstevel@tonic-gate /* [C,0] */	IND(dis_opC0),		IND(dis_opC1), 		TNSyp("ret",RET),	TNSyp("ret",NORM),
22307c478bd9Sstevel@tonic-gate /* [C,4] */	TNSx("les",MR),		TNSx("lds",MR),		TNS("movb",IMw),	TS("mov",IMw),
22317c478bd9Sstevel@tonic-gate /* [C,8] */	TNSyp("enter",ENTER),	TNSyp("leave",NORM),	TNS("lret",RET),	TNS("lret",NORM),
22327c478bd9Sstevel@tonic-gate /* [C,C] */	TNS("int",INT3),	TNS("int",INTx),	TNSx("into",NORM),	TNS("iret",NORM),
22337c478bd9Sstevel@tonic-gate }, {
22347c478bd9Sstevel@tonic-gate /* [D,0] */	IND(dis_opD0),		IND(dis_opD1),		IND(dis_opD2),		IND(dis_opD3),
22357c478bd9Sstevel@tonic-gate /* [D,4] */	TNSx("aam",U),		TNSx("aad",U),		TNSx("falc",NORM),	TNSZ("xlat",IMPLMEM,1),
22367c478bd9Sstevel@tonic-gate 
22377c478bd9Sstevel@tonic-gate /* 287 instructions.  Note that although the indirect field		*/
22387c478bd9Sstevel@tonic-gate /* indicates opFP1n2 for further decoding, this is not necessarily	*/
22397c478bd9Sstevel@tonic-gate /* the case since the opFP arrays are not partitioned according to key1	*/
22407c478bd9Sstevel@tonic-gate /* and key2.  opFP1n2 is given only to indicate that we haven't		*/
22417c478bd9Sstevel@tonic-gate /* finished decoding the instruction.					*/
22427c478bd9Sstevel@tonic-gate /* [D,8] */	IND(dis_opFP1n2),	IND(dis_opFP1n2),	IND(dis_opFP1n2),	IND(dis_opFP1n2),
22437c478bd9Sstevel@tonic-gate /* [D,C] */	IND(dis_opFP1n2),	IND(dis_opFP1n2),	IND(dis_opFP1n2),	IND(dis_opFP1n2),
22447c478bd9Sstevel@tonic-gate }, {
22457c478bd9Sstevel@tonic-gate /* [E,0] */	TNSy("loopnz",BD),	TNSy("loopz",BD),	TNSy("loop",BD),	TNSy("jcxz",BD),
22467c478bd9Sstevel@tonic-gate /* [E,4] */	TNS("inb",P),		TS("in",P),		TNS("outb",P),		TS("out",P),
22477c478bd9Sstevel@tonic-gate /* [E,8] */	TNSyp("call",D),	TNSy("jmp",D),		TNSx("ljmp",SO),		TNSy("jmp",BD),
22487c478bd9Sstevel@tonic-gate /* [E,C] */	TNS("inb",V),		TS("in",V),		TNS("outb",V),		TS("out",V),
22497c478bd9Sstevel@tonic-gate }, {
22507c478bd9Sstevel@tonic-gate /* [F,0] */	TNS("lock",LOCK),	TNS("icebp", NORM),	TNS("repnz",PREFIX),	TNS("repz",PREFIX),
22517c478bd9Sstevel@tonic-gate /* [F,4] */	TNS("hlt",NORM),	TNS("cmc",NORM),	IND(dis_opF6),		IND(dis_opF7),
22527c478bd9Sstevel@tonic-gate /* [F,8] */	TNS("clc",NORM),	TNS("stc",NORM),	TNS("cli",NORM),	TNS("sti",NORM),
22537c478bd9Sstevel@tonic-gate /* [F,C] */	TNS("cld",NORM),	TNS("std",NORM),	IND(dis_opFE),		IND(dis_opFF),
22547c478bd9Sstevel@tonic-gate } };
22557c478bd9Sstevel@tonic-gate 
22567c478bd9Sstevel@tonic-gate /* END CSTYLED */
22577c478bd9Sstevel@tonic-gate 
22587c478bd9Sstevel@tonic-gate /*
22597c478bd9Sstevel@tonic-gate  * common functions to decode and disassemble an x86 or amd64 instruction
22607c478bd9Sstevel@tonic-gate  */
22617c478bd9Sstevel@tonic-gate 
22627c478bd9Sstevel@tonic-gate /*
22637c478bd9Sstevel@tonic-gate  * These are the individual fields of a REX prefix. Note that a REX
22647c478bd9Sstevel@tonic-gate  * prefix with none of these set is still needed to:
22657c478bd9Sstevel@tonic-gate  *	- use the MOVSXD (sign extend 32 to 64 bits) instruction
22667c478bd9Sstevel@tonic-gate  *	- access the %sil, %dil, %bpl, %spl registers
22677c478bd9Sstevel@tonic-gate  */
22687c478bd9Sstevel@tonic-gate #define	REX_W 0x08	/* 64 bit operand size when set */
22697c478bd9Sstevel@tonic-gate #define	REX_R 0x04	/* high order bit extension of ModRM reg field */
22707c478bd9Sstevel@tonic-gate #define	REX_X 0x02	/* high order bit extension of SIB index field */
22717c478bd9Sstevel@tonic-gate #define	REX_B 0x01	/* extends ModRM r_m, SIB base, or opcode reg */
22727c478bd9Sstevel@tonic-gate 
2273ab47273fSEdward Gillett /*
2274ab47273fSEdward Gillett  * These are the individual fields of a VEX prefix.
2275ab47273fSEdward Gillett  */
2276ab47273fSEdward Gillett #define	VEX_R 0x08	/* REX.R in 1's complement form */
2277ab47273fSEdward Gillett #define	VEX_X 0x04	/* REX.X in 1's complement form */
2278ab47273fSEdward Gillett #define	VEX_B 0x02	/* REX.B in 1's complement form */
2279ab47273fSEdward Gillett /* Vector Length, 0: scalar or 128-bit vector, 1: 256-bit vector */
2280ab47273fSEdward Gillett #define	VEX_L 0x04
2281ab47273fSEdward Gillett #define	VEX_W 0x08	/* opcode specific, use like REX.W */
2282ab47273fSEdward Gillett #define	VEX_m 0x1F	/* VEX m-mmmm field */
2283ab47273fSEdward Gillett #define	VEX_v 0x78	/* VEX register specifier */
2284ab47273fSEdward Gillett #define	VEX_p 0x03	/* VEX pp field, opcode extension */
2285ab47273fSEdward Gillett 
2286ab47273fSEdward Gillett /* VEX m-mmmm field, only used by three bytes prefix */
2287ab47273fSEdward Gillett #define	VEX_m_0F 0x01   /* implied 0F leading opcode byte */
2288ab47273fSEdward Gillett #define	VEX_m_0F38 0x02 /* implied 0F 38 leading opcode byte */
2289ab47273fSEdward Gillett #define	VEX_m_0F3A 0x03 /* implied 0F 3A leading opcode byte */
2290ab47273fSEdward Gillett 
2291ab47273fSEdward Gillett /* VEX pp field, providing equivalent functionality of a SIMD prefix */
2292ab47273fSEdward Gillett #define	VEX_p_66 0x01
2293ab47273fSEdward Gillett #define	VEX_p_F3 0x02
2294ab47273fSEdward Gillett #define	VEX_p_F2 0x03
2295ab47273fSEdward Gillett 
22967c478bd9Sstevel@tonic-gate /*
22977c478bd9Sstevel@tonic-gate  * Even in 64 bit mode, usually only 4 byte immediate operands are supported.
22987c478bd9Sstevel@tonic-gate  */
22997c478bd9Sstevel@tonic-gate static int isize[] = {1, 2, 4, 4};
23007c478bd9Sstevel@tonic-gate static int isize64[] = {1, 2, 4, 8};
23017c478bd9Sstevel@tonic-gate 
23027c478bd9Sstevel@tonic-gate /*
23037c478bd9Sstevel@tonic-gate  * Just a bunch of useful macros.
23047c478bd9Sstevel@tonic-gate  */
23057c478bd9Sstevel@tonic-gate #define	WBIT(x)	(x & 0x1)		/* to get w bit	*/
23067c478bd9Sstevel@tonic-gate #define	REGNO(x) (x & 0x7)		/* to get 3 bit register */
23077c478bd9Sstevel@tonic-gate #define	VBIT(x)	((x)>>1 & 0x1)		/* to get 'v' bit */
23087c478bd9Sstevel@tonic-gate #define	OPSIZE(osize, wbit) ((wbit) ? isize[osize] : 1)
23097c478bd9Sstevel@tonic-gate #define	OPSIZE64(osize, wbit) ((wbit) ? isize64[osize] : 1)
23107c478bd9Sstevel@tonic-gate 
23117c478bd9Sstevel@tonic-gate #define	REG_ONLY 3	/* mode to indicate a register operand (not memory) */
23127c478bd9Sstevel@tonic-gate 
23137c478bd9Sstevel@tonic-gate #define	BYTE_OPND	0	/* w-bit value indicating byte register */
23147c478bd9Sstevel@tonic-gate #define	LONG_OPND	1	/* w-bit value indicating opnd_size register */
23157c478bd9Sstevel@tonic-gate #define	MM_OPND		2	/* "value" used to indicate a mmx reg */
23167c478bd9Sstevel@tonic-gate #define	XMM_OPND	3	/* "value" used to indicate a xmm reg */
23177c478bd9Sstevel@tonic-gate #define	SEG_OPND	4	/* "value" used to indicate a segment reg */
23187c478bd9Sstevel@tonic-gate #define	CONTROL_OPND	5	/* "value" used to indicate a control reg */
23197c478bd9Sstevel@tonic-gate #define	DEBUG_OPND	6	/* "value" used to indicate a debug reg */
23207c478bd9Sstevel@tonic-gate #define	TEST_OPND	7	/* "value" used to indicate a test reg */
23217c478bd9Sstevel@tonic-gate #define	WORD_OPND	8	/* w-bit value indicating word size reg */
2322ab47273fSEdward Gillett #define	YMM_OPND	9	/* "value" used to indicate a ymm reg */
23237c478bd9Sstevel@tonic-gate 
2324245ac945SRobert Mustacchi /*
2325245ac945SRobert Mustacchi  * The AVX2 gather instructions are a bit of a mess. While there's a pattern,
2326245ac945SRobert Mustacchi  * there's not really a consistent scheme that we can use to know what the mode
2327245ac945SRobert Mustacchi  * is supposed to be for a given type. Various instructions, like VPGATHERDD,
2328245ac945SRobert Mustacchi  * always match the value of VEX_L. Other instructions like VPGATHERDQ, have
2329245ac945SRobert Mustacchi  * some registers match VEX_L, but the VSIB is always XMM.
2330245ac945SRobert Mustacchi  *
2331245ac945SRobert Mustacchi  * The simplest way to deal with this is to just define a table based on the
2332245ac945SRobert Mustacchi  * instruction opcodes, which are 0x90-0x93, so we subtract 0x90 to index into
2333245ac945SRobert Mustacchi  * them.
2334245ac945SRobert Mustacchi  *
2335245ac945SRobert Mustacchi  * We further have to subdivide this based on the value of VEX_W and the value
2336245ac945SRobert Mustacchi  * of VEX_L. The array is constructed to be indexed as:
2337245ac945SRobert Mustacchi  * 	[opcode - 0x90][VEX_W][VEX_L].
2338245ac945SRobert Mustacchi  */
2339245ac945SRobert Mustacchi /* w = 0, 0x90 */
2340245ac945SRobert Mustacchi typedef struct dis_gather_regs {
2341245ac945SRobert Mustacchi 	uint_t dgr_arg0;	/* src reg */
2342245ac945SRobert Mustacchi 	uint_t dgr_arg1;	/* vsib reg */
2343245ac945SRobert Mustacchi 	uint_t dgr_arg2;	/* dst reg */
2344245ac945SRobert Mustacchi 	char   *dgr_suffix;	/* suffix to append */
2345245ac945SRobert Mustacchi } dis_gather_regs_t;
2346245ac945SRobert Mustacchi 
2347245ac945SRobert Mustacchi static dis_gather_regs_t dis_vgather[4][2][2] = {
2348245ac945SRobert Mustacchi 	{
2349245ac945SRobert Mustacchi 		/* op 0x90, W.0 */
2350245ac945SRobert Mustacchi 		{
2351245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "d" },
2352245ac945SRobert Mustacchi 			{ YMM_OPND, YMM_OPND, YMM_OPND, "d" }
2353245ac945SRobert Mustacchi 		},
2354245ac945SRobert Mustacchi 		/* op 0x90, W.1 */
2355245ac945SRobert Mustacchi 		{
2356245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "q" },
2357245ac945SRobert Mustacchi 			{ YMM_OPND, XMM_OPND, YMM_OPND, "q" }
2358245ac945SRobert Mustacchi 		}
2359245ac945SRobert Mustacchi 	},
2360245ac945SRobert Mustacchi 	{
2361245ac945SRobert Mustacchi 		/* op 0x91, W.0 */
2362245ac945SRobert Mustacchi 		{
2363245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "d" },
2364245ac945SRobert Mustacchi 			{ XMM_OPND, YMM_OPND, XMM_OPND, "d" },
2365245ac945SRobert Mustacchi 		},
2366245ac945SRobert Mustacchi 		/* op 0x91, W.1 */
2367245ac945SRobert Mustacchi 		{
2368245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "q" },
2369245ac945SRobert Mustacchi 			{ YMM_OPND, YMM_OPND, YMM_OPND, "q" },
2370245ac945SRobert Mustacchi 		}
2371245ac945SRobert Mustacchi 	},
2372245ac945SRobert Mustacchi 	{
2373245ac945SRobert Mustacchi 		/* op 0x92, W.0 */
2374245ac945SRobert Mustacchi 		{
2375245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "s" },
2376245ac945SRobert Mustacchi 			{ YMM_OPND, YMM_OPND, YMM_OPND, "s" }
2377245ac945SRobert Mustacchi 		},
2378245ac945SRobert Mustacchi 		/* op 0x92, W.1 */
2379245ac945SRobert Mustacchi 		{
2380245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "d" },
2381245ac945SRobert Mustacchi 			{ YMM_OPND, XMM_OPND, YMM_OPND, "d" }
2382245ac945SRobert Mustacchi 		}
2383245ac945SRobert Mustacchi 	},
2384245ac945SRobert Mustacchi 	{
2385245ac945SRobert Mustacchi 		/* op 0x93, W.0 */
2386245ac945SRobert Mustacchi 		{
2387245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "s" },
2388245ac945SRobert Mustacchi 			{ XMM_OPND, YMM_OPND, XMM_OPND, "s" }
2389245ac945SRobert Mustacchi 		},
2390245ac945SRobert Mustacchi 		/* op 0x93, W.1 */
2391245ac945SRobert Mustacchi 		{
2392245ac945SRobert Mustacchi 			{ XMM_OPND, XMM_OPND, XMM_OPND, "d" },
2393245ac945SRobert Mustacchi 			{ YMM_OPND, YMM_OPND, YMM_OPND, "d" }
2394245ac945SRobert Mustacchi 		}
2395245ac945SRobert Mustacchi 	}
2396245ac945SRobert Mustacchi };
2397245ac945SRobert Mustacchi 
23987c478bd9Sstevel@tonic-gate /*
23997c478bd9Sstevel@tonic-gate  * Get the next byte and separate the op code into the high and low nibbles.
24007c478bd9Sstevel@tonic-gate  */
24017c478bd9Sstevel@tonic-gate static int
24027c478bd9Sstevel@tonic-gate dtrace_get_opcode(dis86_t *x, uint_t *high, uint_t *low)
24037c478bd9Sstevel@tonic-gate {
24047c478bd9Sstevel@tonic-gate 	int byte;
24057c478bd9Sstevel@tonic-gate 
24067c478bd9Sstevel@tonic-gate 	/*
24077c478bd9Sstevel@tonic-gate 	 * x86 instructions have a maximum length of 15 bytes.  Bail out if
24087c478bd9Sstevel@tonic-gate 	 * we try to read more.
24097c478bd9Sstevel@tonic-gate 	 */
24107c478bd9Sstevel@tonic-gate 	if (x->d86_len >= 15)
24117c478bd9Sstevel@tonic-gate 		return (x->d86_error = 1);
24127c478bd9Sstevel@tonic-gate 
24137c478bd9Sstevel@tonic-gate 	if (x->d86_error)
24147c478bd9Sstevel@tonic-gate 		return (1);
24157c478bd9Sstevel@tonic-gate 	byte = x->d86_get_byte(x->d86_data);
24167c478bd9Sstevel@tonic-gate 	if (byte < 0)
24177c478bd9Sstevel@tonic-gate 		return (x->d86_error = 1);
24187c478bd9Sstevel@tonic-gate 	x->d86_bytes[x->d86_len++] = byte;
24197c478bd9Sstevel@tonic-gate 	*low = byte & 0xf;		/* ----xxxx low 4 bits */
24207c478bd9Sstevel@tonic-gate 	*high = byte >> 4 & 0xf;	/* xxxx---- bits 7 to 4 */
24217c478bd9Sstevel@tonic-gate 	return (0);
24227c478bd9Sstevel@tonic-gate }
24237c478bd9Sstevel@tonic-gate 
24247c478bd9Sstevel@tonic-gate /*
24257c478bd9Sstevel@tonic-gate  * Get and decode an SIB (scaled index base) byte
24267c478bd9Sstevel@tonic-gate  */
24277c478bd9Sstevel@tonic-gate static void
24287c478bd9Sstevel@tonic-gate dtrace_get_SIB(dis86_t *x, uint_t *ss, uint_t *index, uint_t *base)
24297c478bd9Sstevel@tonic-gate {
24307c478bd9Sstevel@tonic-gate 	int byte;
24317c478bd9Sstevel@tonic-gate 
24327c478bd9Sstevel@tonic-gate 	if (x->d86_error)
24337c478bd9Sstevel@tonic-gate 		return;
24347c478bd9Sstevel@tonic-gate 
24357c478bd9Sstevel@tonic-gate 	byte = x->d86_get_byte(x->d86_data);
24367c478bd9Sstevel@tonic-gate 	if (byte < 0) {
24377c478bd9Sstevel@tonic-gate 		x->d86_error = 1;
24387c478bd9Sstevel@tonic-gate 		return;
24397c478bd9Sstevel@tonic-gate 	}
24407c478bd9Sstevel@tonic-gate 	x->d86_bytes[x->d86_len++] = byte;
24417c478bd9Sstevel@tonic-gate 
24427c478bd9Sstevel@tonic-gate 	*base = byte & 0x7;
24437c478bd9Sstevel@tonic-gate 	*index = (byte >> 3) & 0x7;
24447c478bd9Sstevel@tonic-gate 	*ss = (byte >> 6) & 0x3;
24457c478bd9Sstevel@tonic-gate }
24467c478bd9Sstevel@tonic-gate 
24477c478bd9Sstevel@tonic-gate /*
24487c478bd9Sstevel@tonic-gate  * Get the byte following the op code and separate it into the
24497c478bd9Sstevel@tonic-gate  * mode, register, and r/m fields.
24507c478bd9Sstevel@tonic-gate  */
24517c478bd9Sstevel@tonic-gate static void
24527c478bd9Sstevel@tonic-gate dtrace_get_modrm(dis86_t *x, uint_t *mode, uint_t *reg, uint_t *r_m)
24537c478bd9Sstevel@tonic-gate {
24547c478bd9Sstevel@tonic-gate 	if (x->d86_got_modrm == 0) {
24557c478bd9Sstevel@tonic-gate 		if (x->d86_rmindex == -1)
24567c478bd9Sstevel@tonic-gate 			x->d86_rmindex = x->d86_len;
24577c478bd9Sstevel@tonic-gate 		dtrace_get_SIB(x, mode, reg, r_m);
24587c478bd9Sstevel@tonic-gate 		x->d86_got_modrm = 1;
24597c478bd9Sstevel@tonic-gate 	}
24607c478bd9Sstevel@tonic-gate }
24617c478bd9Sstevel@tonic-gate 
24627c478bd9Sstevel@tonic-gate /*
24637c478bd9Sstevel@tonic-gate  * Adjust register selection based on any REX prefix bits present.
24647c478bd9Sstevel@tonic-gate  */
24657c478bd9Sstevel@tonic-gate /*ARGSUSED*/
24667c478bd9Sstevel@tonic-gate static void
24677c478bd9Sstevel@tonic-gate dtrace_rex_adjust(uint_t rex_prefix, uint_t mode, uint_t *reg, uint_t *r_m)
24687c478bd9Sstevel@tonic-gate {
24697c478bd9Sstevel@tonic-gate 	if (reg != NULL && r_m == NULL) {
24707c478bd9Sstevel@tonic-gate 		if (rex_prefix & REX_B)
24717c478bd9Sstevel@tonic-gate 			*reg += 8;
24727c478bd9Sstevel@tonic-gate 	} else {
24737c478bd9Sstevel@tonic-gate 		if (reg != NULL && (REX_R & rex_prefix) != 0)
24747c478bd9Sstevel@tonic-gate 			*reg += 8;
24757c478bd9Sstevel@tonic-gate 		if (r_m != NULL && (REX_B & rex_prefix) != 0)
24767c478bd9Sstevel@tonic-gate 			*r_m += 8;
24777c478bd9Sstevel@tonic-gate 	}
24787c478bd9Sstevel@tonic-gate }
24797c478bd9Sstevel@tonic-gate 
2480ab47273fSEdward Gillett /*
2481ab47273fSEdward Gillett  * Adjust register selection based on any VEX prefix bits present.
2482ab47273fSEdward Gillett  * Notes: VEX.R, VEX.X and VEX.B use the inverted form compared with REX prefix
2483ab47273fSEdward Gillett  */
2484ab47273fSEdward Gillett /*ARGSUSED*/
2485ab47273fSEdward Gillett static void
2486ab47273fSEdward Gillett dtrace_vex_adjust(uint_t vex_byte1, uint_t mode, uint_t *reg, uint_t *r_m)
2487ab47273fSEdward Gillett {
2488ab47273fSEdward Gillett 	if (reg != NULL && r_m == NULL) {
2489ab47273fSEdward Gillett 		if (!(vex_byte1 & VEX_B))
2490ab47273fSEdward Gillett 			*reg += 8;
2491ab47273fSEdward Gillett 	} else {
2492ab47273fSEdward Gillett 		if (reg != NULL && ((VEX_R & vex_byte1) == 0))
2493ab47273fSEdward Gillett 			*reg += 8;
2494ab47273fSEdward Gillett 		if (r_m != NULL && ((VEX_B & vex_byte1) == 0))
2495ab47273fSEdward Gillett 			*r_m += 8;
2496ab47273fSEdward Gillett 	}
2497ab47273fSEdward Gillett }
2498ab47273fSEdward Gillett 
24997c478bd9Sstevel@tonic-gate /*
25007c478bd9Sstevel@tonic-gate  * Get an immediate operand of the given size, with sign extension.
25017c478bd9Sstevel@tonic-gate  */
25027c478bd9Sstevel@tonic-gate static void
25037c478bd9Sstevel@tonic-gate dtrace_imm_opnd(dis86_t *x, int wbit, int size, int opindex)
25047c478bd9Sstevel@tonic-gate {
25057c478bd9Sstevel@tonic-gate 	int i;
25067c478bd9Sstevel@tonic-gate 	int byte;
25077c478bd9Sstevel@tonic-gate 	int valsize;
25087c478bd9Sstevel@tonic-gate 
25097c478bd9Sstevel@tonic-gate 	if (x->d86_numopnds < opindex + 1)
25107c478bd9Sstevel@tonic-gate 		x->d86_numopnds = opindex + 1;
25117c478bd9Sstevel@tonic-gate 
25127c478bd9Sstevel@tonic-gate 	switch (wbit) {
25137c478bd9Sstevel@tonic-gate 	case BYTE_OPND:
25147c478bd9Sstevel@tonic-gate 		valsize = 1;
25157c478bd9Sstevel@tonic-gate 		break;
25167c478bd9Sstevel@tonic-gate 	case LONG_OPND:
25177c478bd9Sstevel@tonic-gate 		if (x->d86_opnd_size == SIZE16)
25187c478bd9Sstevel@tonic-gate 			valsize = 2;
25197c478bd9Sstevel@tonic-gate 		else if (x->d86_opnd_size == SIZE32)
25207c478bd9Sstevel@tonic-gate 			valsize = 4;
25217c478bd9Sstevel@tonic-gate 		else
25227c478bd9Sstevel@tonic-gate 			valsize = 8;
25237c478bd9Sstevel@tonic-gate 		break;
25247c478bd9Sstevel@tonic-gate 	case MM_OPND:
25257c478bd9Sstevel@tonic-gate 	case XMM_OPND:
2526ab47273fSEdward Gillett 	case YMM_OPND:
25277c478bd9Sstevel@tonic-gate 	case SEG_OPND:
25287c478bd9Sstevel@tonic-gate 	case CONTROL_OPND:
25297c478bd9Sstevel@tonic-gate 	case DEBUG_OPND:
25307c478bd9Sstevel@tonic-gate 	case TEST_OPND:
25317c478bd9Sstevel@tonic-gate 		valsize = size;
25327c478bd9Sstevel@tonic-gate 		break;
25337c478bd9Sstevel@tonic-gate 	case WORD_OPND:
25347c478bd9Sstevel@tonic-gate 		valsize = 2;
25357c478bd9Sstevel@tonic-gate 		break;
25367c478bd9Sstevel@tonic-gate 	}
25377c478bd9Sstevel@tonic-gate 	if (valsize < size)
25387c478bd9Sstevel@tonic-gate 		valsize = size;
25397c478bd9Sstevel@tonic-gate 
25407c478bd9Sstevel@tonic-gate 	if (x->d86_error)
25417c478bd9Sstevel@tonic-gate 		return;
25427c478bd9Sstevel@tonic-gate 	x->d86_opnd[opindex].d86_value = 0;
25437c478bd9Sstevel@tonic-gate 	for (i = 0; i < size; ++i) {
25447c478bd9Sstevel@tonic-gate 		byte = x->d86_get_byte(x->d86_data);
25457c478bd9Sstevel@tonic-gate 		if (byte < 0) {
25467c478bd9Sstevel@tonic-gate 			x->d86_error = 1;
25477c478bd9Sstevel@tonic-gate 			return;
25487c478bd9Sstevel@tonic-gate 		}
25497c478bd9Sstevel@tonic-gate 		x->d86_bytes[x->d86_len++] = byte;
25507c478bd9Sstevel@tonic-gate 		x->d86_opnd[opindex].d86_value |= (uint64_t)byte << (i * 8);
25517c478bd9Sstevel@tonic-gate 	}
25527c478bd9Sstevel@tonic-gate 	/* Do sign extension */
25537c478bd9Sstevel@tonic-gate 	if (x->d86_bytes[x->d86_len - 1] & 0x80) {
2554d267098bSdmick 		for (; i < sizeof (uint64_t); i++)
25557c478bd9Sstevel@tonic-gate 			x->d86_opnd[opindex].d86_value |=
2556d267098bSdmick 			    (uint64_t)0xff << (i * 8);
25577c478bd9Sstevel@tonic-gate 	}
25587c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
25597c478bd9Sstevel@tonic-gate 	x->d86_opnd[opindex].d86_mode = MODE_SIGNED;
25607c478bd9Sstevel@tonic-gate 	x->d86_opnd[opindex].d86_value_size = valsize;
25617c478bd9Sstevel@tonic-gate 	x->d86_imm_bytes += size;
25627c478bd9Sstevel@tonic-gate #endif
25637c478bd9Sstevel@tonic-gate }
25647c478bd9Sstevel@tonic-gate 
25657c478bd9Sstevel@tonic-gate /*
25667c478bd9Sstevel@tonic-gate  * Get an ip relative operand of the given size, with sign extension.
25677c478bd9Sstevel@tonic-gate  */
25687c478bd9Sstevel@tonic-gate static void
25697c478bd9Sstevel@tonic-gate dtrace_disp_opnd(dis86_t *x, int wbit, int size, int opindex)
25707c478bd9Sstevel@tonic-gate {
25717c478bd9Sstevel@tonic-gate 	dtrace_imm_opnd(x, wbit, size, opindex);
25727c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
25737c478bd9Sstevel@tonic-gate 	x->d86_opnd[opindex].d86_mode = MODE_IPREL;
25747c478bd9Sstevel@tonic-gate #endif
25757c478bd9Sstevel@tonic-gate }
25767c478bd9Sstevel@tonic-gate 
25777c478bd9Sstevel@tonic-gate /*
25787c478bd9Sstevel@tonic-gate  * Check to see if there is a segment override prefix pending.
25797c478bd9Sstevel@tonic-gate  * If so, print it in the current 'operand' location and set
25807c478bd9Sstevel@tonic-gate  * the override flag back to false.
25817c478bd9Sstevel@tonic-gate  */
25827c478bd9Sstevel@tonic-gate /*ARGSUSED*/
25837c478bd9Sstevel@tonic-gate static void
25847c478bd9Sstevel@tonic-gate dtrace_check_override(dis86_t *x, int opindex)
25857c478bd9Sstevel@tonic-gate {
25867c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
25877c478bd9Sstevel@tonic-gate 	if (x->d86_seg_prefix) {
2588dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[opindex].d86_prefix,
25897c478bd9Sstevel@tonic-gate 		    x->d86_seg_prefix, PFIXLEN);
25907c478bd9Sstevel@tonic-gate 	}
25917c478bd9Sstevel@tonic-gate #endif
25927c478bd9Sstevel@tonic-gate 	x->d86_seg_prefix = NULL;
25937c478bd9Sstevel@tonic-gate }
25947c478bd9Sstevel@tonic-gate 
25957c478bd9Sstevel@tonic-gate 
25967c478bd9Sstevel@tonic-gate /*
25977c478bd9Sstevel@tonic-gate  * Process a single instruction Register or Memory operand.
25987c478bd9Sstevel@tonic-gate  *
25997c478bd9Sstevel@tonic-gate  * mode = addressing mode from ModRM byte
26007c478bd9Sstevel@tonic-gate  * r_m = r_m (or reg if mode == 3) field from ModRM byte
26017c478bd9Sstevel@tonic-gate  * wbit = indicates which register (8bit, 16bit, ... MMX, etc.) set to use.
26027c478bd9Sstevel@tonic-gate  * o = index of operand that we are processing (0, 1 or 2)
26037c478bd9Sstevel@tonic-gate  *
26047c478bd9Sstevel@tonic-gate  * the value of reg or r_m must have already been adjusted for any REX prefix.
26057c478bd9Sstevel@tonic-gate  */
26067c478bd9Sstevel@tonic-gate /*ARGSUSED*/
26077c478bd9Sstevel@tonic-gate static void
26087c478bd9Sstevel@tonic-gate dtrace_get_operand(dis86_t *x, uint_t mode, uint_t r_m, int wbit, int opindex)
26097c478bd9Sstevel@tonic-gate {
26107c478bd9Sstevel@tonic-gate 	int have_SIB = 0;	/* flag presence of scale-index-byte */
26117c478bd9Sstevel@tonic-gate 	uint_t ss;		/* scale-factor from opcode */
26127c478bd9Sstevel@tonic-gate 	uint_t index;		/* index register number */
26137c478bd9Sstevel@tonic-gate 	uint_t base;		/* base register number */
26147c478bd9Sstevel@tonic-gate 	int dispsize;   	/* size of displacement in bytes */
26157c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
26167c478bd9Sstevel@tonic-gate 	char *opnd = x->d86_opnd[opindex].d86_opnd;
26177c478bd9Sstevel@tonic-gate #endif
26187c478bd9Sstevel@tonic-gate 
26197c478bd9Sstevel@tonic-gate 	if (x->d86_numopnds < opindex + 1)
26207c478bd9Sstevel@tonic-gate 		x->d86_numopnds = opindex + 1;
26217c478bd9Sstevel@tonic-gate 
26227c478bd9Sstevel@tonic-gate 	if (x->d86_error)
26237c478bd9Sstevel@tonic-gate 		return;
26247c478bd9Sstevel@tonic-gate 
26257c478bd9Sstevel@tonic-gate 	/*
26267c478bd9Sstevel@tonic-gate 	 * first handle a simple register
26277c478bd9Sstevel@tonic-gate 	 */
26287c478bd9Sstevel@tonic-gate 	if (mode == REG_ONLY) {
26297c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
26307c478bd9Sstevel@tonic-gate 		switch (wbit) {
26317c478bd9Sstevel@tonic-gate 		case MM_OPND:
2632dc0093f4Seschrock 			(void) strlcat(opnd, dis_MMREG[r_m], OPLEN);
26337c478bd9Sstevel@tonic-gate 			break;
26347c478bd9Sstevel@tonic-gate 		case XMM_OPND:
2635dc0093f4Seschrock 			(void) strlcat(opnd, dis_XMMREG[r_m], OPLEN);
26367c478bd9Sstevel@tonic-gate 			break;
2637ab47273fSEdward Gillett 		case YMM_OPND:
2638ab47273fSEdward Gillett 			(void) strlcat(opnd, dis_YMMREG[r_m], OPLEN);
2639ab47273fSEdward Gillett 			break;
26407c478bd9Sstevel@tonic-gate 		case SEG_OPND:
2641dc0093f4Seschrock 			(void) strlcat(opnd, dis_SEGREG[r_m], OPLEN);
26427c478bd9Sstevel@tonic-gate 			break;
26437c478bd9Sstevel@tonic-gate 		case CONTROL_OPND:
2644dc0093f4Seschrock 			(void) strlcat(opnd, dis_CONTROLREG[r_m], OPLEN);
26457c478bd9Sstevel@tonic-gate 			break;
26467c478bd9Sstevel@tonic-gate 		case DEBUG_OPND:
2647dc0093f4Seschrock 			(void) strlcat(opnd, dis_DEBUGREG[r_m], OPLEN);
26487c478bd9Sstevel@tonic-gate 			break;
26497c478bd9Sstevel@tonic-gate 		case TEST_OPND:
2650dc0093f4Seschrock 			(void) strlcat(opnd, dis_TESTREG[r_m], OPLEN);
26517c478bd9Sstevel@tonic-gate 			break;
26527c478bd9Sstevel@tonic-gate 		case BYTE_OPND:
26537c478bd9Sstevel@tonic-gate 			if (x->d86_rex_prefix == 0)
2654dc0093f4Seschrock 				(void) strlcat(opnd, dis_REG8[r_m], OPLEN);
26557c478bd9Sstevel@tonic-gate 			else
2656dc0093f4Seschrock 				(void) strlcat(opnd, dis_REG8_REX[r_m], OPLEN);
26577c478bd9Sstevel@tonic-gate 			break;
26587c478bd9Sstevel@tonic-gate 		case WORD_OPND:
2659dc0093f4Seschrock 			(void) strlcat(opnd, dis_REG16[r_m], OPLEN);
26607c478bd9Sstevel@tonic-gate 			break;
26617c478bd9Sstevel@tonic-gate 		case LONG_OPND:
26627c478bd9Sstevel@tonic-gate 			if (x->d86_opnd_size == SIZE16)
2663dc0093f4Seschrock 				(void) strlcat(opnd, dis_REG16[r_m], OPLEN);
26647c478bd9Sstevel@tonic-gate 			else if (x->d86_opnd_size == SIZE32)
2665dc0093f4Seschrock 				(void) strlcat(opnd, dis_REG32[r_m], OPLEN);
26667c478bd9Sstevel@tonic-gate 			else
2667dc0093f4Seschrock 				(void) strlcat(opnd, dis_REG64[r_m], OPLEN);
26687c478bd9Sstevel@tonic-gate 			break;
26697c478bd9Sstevel@tonic-gate 		}
26707c478bd9Sstevel@tonic-gate #endif /* DIS_TEXT */
26717c478bd9Sstevel@tonic-gate 		return;
26727c478bd9Sstevel@tonic-gate 	}
26737c478bd9Sstevel@tonic-gate 
26747c478bd9Sstevel@tonic-gate 	/*
26757c478bd9Sstevel@tonic-gate 	 * if symbolic representation, skip override prefix, if any
26767c478bd9Sstevel@tonic-gate 	 */
26777c478bd9Sstevel@tonic-gate 	dtrace_check_override(x, opindex);
26787c478bd9Sstevel@tonic-gate 
26797c478bd9Sstevel@tonic-gate 	/*
26807c478bd9Sstevel@tonic-gate 	 * Handle 16 bit memory references first, since they decode
26817c478bd9Sstevel@tonic-gate 	 * the mode values more simply.
26827c478bd9Sstevel@tonic-gate 	 * mode 1 is r_m + 8 bit displacement
26837c478bd9Sstevel@tonic-gate 	 * mode 2 is r_m + 16 bit displacement
26847c478bd9Sstevel@tonic-gate 	 * mode 0 is just r_m, unless r_m is 6 which is 16 bit disp
26857c478bd9Sstevel@tonic-gate 	 */
26867c478bd9Sstevel@tonic-gate 	if (x->d86_addr_size == SIZE16) {
26877c478bd9Sstevel@tonic-gate 		if ((mode == 0 && r_m == 6) || mode == 2)
26887c478bd9Sstevel@tonic-gate 			dtrace_imm_opnd(x, WORD_OPND, 2, opindex);
26897c478bd9Sstevel@tonic-gate 		else if (mode == 1)
26907c478bd9Sstevel@tonic-gate 			dtrace_imm_opnd(x, BYTE_OPND, 1, opindex);
26917c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
26927c478bd9Sstevel@tonic-gate 		if (mode == 0 && r_m == 6)
26937c478bd9Sstevel@tonic-gate 			x->d86_opnd[opindex].d86_mode = MODE_SIGNED;
26947c478bd9Sstevel@tonic-gate 		else if (mode == 0)
26957c478bd9Sstevel@tonic-gate 			x->d86_opnd[opindex].d86_mode = MODE_NONE;
26967c478bd9Sstevel@tonic-gate 		else
26977c478bd9Sstevel@tonic-gate 			x->d86_opnd[opindex].d86_mode = MODE_OFFSET;
2698dc0093f4Seschrock 		(void) strlcat(opnd, dis_addr16[mode][r_m], OPLEN);
26997c478bd9Sstevel@tonic-gate #endif
27007c478bd9Sstevel@tonic-gate 		return;
27017c478bd9Sstevel@tonic-gate 	}
27027c478bd9Sstevel@tonic-gate 
27037c478bd9Sstevel@tonic-gate 	/*
27047c478bd9Sstevel@tonic-gate 	 * 32 and 64 bit addressing modes are more complex since they
27057c478bd9Sstevel@tonic-gate 	 * can involve an SIB (scaled index and base) byte to decode.
27067c478bd9Sstevel@tonic-gate 	 */
27077c478bd9Sstevel@tonic-gate 	if (r_m == ESP_REGNO || r_m == ESP_REGNO + 8) {
27087c478bd9Sstevel@tonic-gate 		have_SIB = 1;
27097c478bd9Sstevel@tonic-gate 		dtrace_get_SIB(x, &ss, &index, &base);
27107c478bd9Sstevel@tonic-gate 		if (x->d86_error)
27117c478bd9Sstevel@tonic-gate 			return;
27127c478bd9Sstevel@tonic-gate 		if (base != 5 || mode != 0)
27137c478bd9Sstevel@tonic-gate 			if (x->d86_rex_prefix & REX_B)
27147c478bd9Sstevel@tonic-gate 				base += 8;
27157c478bd9Sstevel@tonic-gate 		if (x->d86_rex_prefix & REX_X)
27167c478bd9Sstevel@tonic-gate 			index += 8;
27177c478bd9Sstevel@tonic-gate 	} else {
27187c478bd9Sstevel@tonic-gate 		base = r_m;
27197c478bd9Sstevel@tonic-gate 	}
27207c478bd9Sstevel@tonic-gate 
27217c478bd9Sstevel@tonic-gate 	/*
27227c478bd9Sstevel@tonic-gate 	 * Compute the displacement size and get its bytes
27237c478bd9Sstevel@tonic-gate 	 */
27247c478bd9Sstevel@tonic-gate 	dispsize = 0;
27257c478bd9Sstevel@tonic-gate 
27267c478bd9Sstevel@tonic-gate 	if (mode == 1)
27277c478bd9Sstevel@tonic-gate 		dispsize = 1;
27287c478bd9Sstevel@tonic-gate 	else if (mode == 2)
27297c478bd9Sstevel@tonic-gate 		dispsize = 4;
27307c478bd9Sstevel@tonic-gate 	else if ((r_m & 7) == EBP_REGNO ||
27317c478bd9Sstevel@tonic-gate 	    (have_SIB && (base & 7) == EBP_REGNO))
27327c478bd9Sstevel@tonic-gate 		dispsize = 4;
27337c478bd9Sstevel@tonic-gate 
27347c478bd9Sstevel@tonic-gate 	if (dispsize > 0) {
27357c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, dispsize == 4 ? LONG_OPND : BYTE_OPND,
27367c478bd9Sstevel@tonic-gate 		    dispsize, opindex);
27377c478bd9Sstevel@tonic-gate 		if (x->d86_error)
27387c478bd9Sstevel@tonic-gate 			return;
27397c478bd9Sstevel@tonic-gate 	}
27407c478bd9Sstevel@tonic-gate 
27417c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
27427c478bd9Sstevel@tonic-gate 	if (dispsize > 0)
27437c478bd9Sstevel@tonic-gate 		x->d86_opnd[opindex].d86_mode = MODE_OFFSET;
27447c478bd9Sstevel@tonic-gate 
27457c478bd9Sstevel@tonic-gate 	if (have_SIB == 0) {
27467c478bd9Sstevel@tonic-gate 		if (x->d86_mode == SIZE32) {
27477c478bd9Sstevel@tonic-gate 			if (mode == 0)
2748dc0093f4Seschrock 				(void) strlcat(opnd, dis_addr32_mode0[r_m],
27497c478bd9Sstevel@tonic-gate 				    OPLEN);
27507c478bd9Sstevel@tonic-gate 			else
2751dc0093f4Seschrock 				(void) strlcat(opnd, dis_addr32_mode12[r_m],
27527c478bd9Sstevel@tonic-gate 				    OPLEN);
27537c478bd9Sstevel@tonic-gate 		} else {
2754d267098bSdmick 			if (mode == 0) {
2755dc0093f4Seschrock 				(void) strlcat(opnd, dis_addr64_mode0[r_m],
27567c478bd9Sstevel@tonic-gate 				    OPLEN);
2757d267098bSdmick 				if (r_m == 5) {
2758d267098bSdmick 					x->d86_opnd[opindex].d86_mode =
2759d267098bSdmick 					    MODE_RIPREL;
2760d267098bSdmick 				}
2761d267098bSdmick 			} else {
2762dc0093f4Seschrock 				(void) strlcat(opnd, dis_addr64_mode12[r_m],
27637c478bd9Sstevel@tonic-gate 				    OPLEN);
2764d267098bSdmick 			}
27657c478bd9Sstevel@tonic-gate 		}
27667c478bd9Sstevel@tonic-gate 	} else {
27677c478bd9Sstevel@tonic-gate 		uint_t need_paren = 0;
27687c478bd9Sstevel@tonic-gate 		char **regs;
2769245ac945SRobert Mustacchi 		char **bregs;
2770245ac945SRobert Mustacchi 		const char *const *sf;
27717c478bd9Sstevel@tonic-gate 		if (x->d86_mode == SIZE32) /* NOTE this is not addr_size! */
27727c478bd9Sstevel@tonic-gate 			regs = (char **)dis_REG32;
27737c478bd9Sstevel@tonic-gate 		else
27747c478bd9Sstevel@tonic-gate 			regs = (char **)dis_REG64;
27757c478bd9Sstevel@tonic-gate 
2776245ac945SRobert Mustacchi 		if (x->d86_vsib != 0) {
2777245ac945SRobert Mustacchi 			if (wbit == YMM_OPND) /* NOTE this is not addr_size! */
2778245ac945SRobert Mustacchi 				bregs = (char **)dis_YMMREG;
2779245ac945SRobert Mustacchi 			else
2780245ac945SRobert Mustacchi 				bregs = (char **)dis_XMMREG;
2781245ac945SRobert Mustacchi 			sf = dis_vscale_factor;
2782245ac945SRobert Mustacchi 		} else {
2783245ac945SRobert Mustacchi 			bregs = regs;
2784245ac945SRobert Mustacchi 			sf = dis_scale_factor;
2785245ac945SRobert Mustacchi 		}
2786245ac945SRobert Mustacchi 
27877c478bd9Sstevel@tonic-gate 		/*
27887c478bd9Sstevel@tonic-gate 		 * print the base (if any)
27897c478bd9Sstevel@tonic-gate 		 */
27907c478bd9Sstevel@tonic-gate 		if (base == EBP_REGNO && mode == 0) {
2791245ac945SRobert Mustacchi 			if (index != ESP_REGNO || x->d86_vsib != 0) {
2792dc0093f4Seschrock 				(void) strlcat(opnd, "(", OPLEN);
27937c478bd9Sstevel@tonic-gate 				need_paren = 1;
27947c478bd9Sstevel@tonic-gate 			}
27957c478bd9Sstevel@tonic-gate 		} else {
2796dc0093f4Seschrock 			(void) strlcat(opnd, "(", OPLEN);
2797dc0093f4Seschrock 			(void) strlcat(opnd, regs[base], OPLEN);
27987c478bd9Sstevel@tonic-gate 			need_paren = 1;
27997c478bd9Sstevel@tonic-gate 		}
28007c478bd9Sstevel@tonic-gate 
28017c478bd9Sstevel@tonic-gate 		/*
28027c478bd9Sstevel@tonic-gate 		 * print the index (if any)
28037c478bd9Sstevel@tonic-gate 		 */
2804245ac945SRobert Mustacchi 		if (index != ESP_REGNO || x->d86_vsib) {
2805dc0093f4Seschrock 			(void) strlcat(opnd, ",", OPLEN);
2806245ac945SRobert Mustacchi 			(void) strlcat(opnd, bregs[index], OPLEN);
2807245ac945SRobert Mustacchi 			(void) strlcat(opnd, sf[ss], OPLEN);
28087c478bd9Sstevel@tonic-gate 		} else
28097c478bd9Sstevel@tonic-gate 			if (need_paren)
2810dc0093f4Seschrock 				(void) strlcat(opnd, ")", OPLEN);
28117c478bd9Sstevel@tonic-gate 	}
28127c478bd9Sstevel@tonic-gate #endif
28137c478bd9Sstevel@tonic-gate }
28147c478bd9Sstevel@tonic-gate 
28157c478bd9Sstevel@tonic-gate /*
28167c478bd9Sstevel@tonic-gate  * Operand sequence for standard instruction involving one register
28177c478bd9Sstevel@tonic-gate  * and one register/memory operand.
28187c478bd9Sstevel@tonic-gate  * wbit indicates a byte(0) or opnd_size(1) operation
28197c478bd9Sstevel@tonic-gate  * vbit indicates direction (0 for "opcode r,r_m") or (1 for "opcode r_m, r")
28207c478bd9Sstevel@tonic-gate  */
28217c478bd9Sstevel@tonic-gate #define	STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, vbit)  {	\
28227c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);			\
28237c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);	\
28247c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, vbit);		\
28257c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 1 - vbit);	\
28267c478bd9Sstevel@tonic-gate }
28277c478bd9Sstevel@tonic-gate 
28287c478bd9Sstevel@tonic-gate /*
28297c478bd9Sstevel@tonic-gate  * Similar to above, but allows for the two operands to be of different
28307c478bd9Sstevel@tonic-gate  * classes (ie. wbit).
28317c478bd9Sstevel@tonic-gate  *	wbit is for the r_m operand
28327c478bd9Sstevel@tonic-gate  *	w2 is for the reg operand
28337c478bd9Sstevel@tonic-gate  */
28347c478bd9Sstevel@tonic-gate #define	MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, w2, vbit)	{	\
28357c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);			\
28367c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);	\
28377c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, vbit);		\
28387c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, w2, 1 - vbit);	\
28397c478bd9Sstevel@tonic-gate }
28407c478bd9Sstevel@tonic-gate 
28417c478bd9Sstevel@tonic-gate /*
28427c478bd9Sstevel@tonic-gate  * Similar, but for 2 operands plus an immediate.
2843a2f205d0Skk  * vbit indicates direction
2844a2f205d0Skk  * 	0 for "opcode imm, r, r_m" or
2845a2f205d0Skk  *	1 for "opcode imm, r_m, r"
28467c478bd9Sstevel@tonic-gate  */
2847a2f205d0Skk #define	THREEOPERAND(x, mode, reg, r_m, rex_prefix, wbit, w2, immsize, vbit) { \
28487c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);			\
28497c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);	\
2850a2f205d0Skk 		dtrace_get_operand(x, mode, r_m, wbit, 2-vbit);		\
2851a2f205d0Skk 		dtrace_get_operand(x, REG_ONLY, reg, w2, 1+vbit);	\
28527c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, immsize, 0);			\
28537c478bd9Sstevel@tonic-gate }
28547c478bd9Sstevel@tonic-gate 
2855f8801251Skk /*
2856f8801251Skk  * Similar, but for 2 operands plus two immediates.
2857f8801251Skk  */
2858f8801251Skk #define	FOUROPERAND(x, mode, reg, r_m, rex_prefix, wbit, w2, immsize) { \
2859f8801251Skk 		dtrace_get_modrm(x, &mode, &reg, &r_m);			\
2860f8801251Skk 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);	\
2861f8801251Skk 		dtrace_get_operand(x, mode, r_m, wbit, 2);		\
2862f8801251Skk 		dtrace_get_operand(x, REG_ONLY, reg, w2, 3);		\
2863f8801251Skk 		dtrace_imm_opnd(x, wbit, immsize, 1);			\
2864f8801251Skk 		dtrace_imm_opnd(x, wbit, immsize, 0);			\
2865f8801251Skk }
2866f8801251Skk 
2867f8801251Skk /*
2868f8801251Skk  * 1 operands plus two immediates.
2869f8801251Skk  */
2870f8801251Skk #define	ONEOPERAND_TWOIMM(x, mode, reg, r_m, rex_prefix, wbit, immsize) { \
2871f8801251Skk 		dtrace_get_modrm(x, &mode, &reg, &r_m);			\
2872f8801251Skk 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);	\
2873f8801251Skk 		dtrace_get_operand(x, mode, r_m, wbit, 2);		\
2874f8801251Skk 		dtrace_imm_opnd(x, wbit, immsize, 1);			\
2875f8801251Skk 		dtrace_imm_opnd(x, wbit, immsize, 0);			\
2876f8801251Skk }
2877f8801251Skk 
28787c478bd9Sstevel@tonic-gate /*
28797c478bd9Sstevel@tonic-gate  * Dissassemble a single x86 or amd64 instruction.
28807c478bd9Sstevel@tonic-gate  *
28817c478bd9Sstevel@tonic-gate  * Mode determines the default operating mode (SIZE16, SIZE32 or SIZE64)
28827c478bd9Sstevel@tonic-gate  * for interpreting instructions.
28837c478bd9Sstevel@tonic-gate  *
28847c478bd9Sstevel@tonic-gate  * returns non-zero for bad opcode
28857c478bd9Sstevel@tonic-gate  */
28867c478bd9Sstevel@tonic-gate int
28877c478bd9Sstevel@tonic-gate dtrace_disx86(dis86_t *x, uint_t cpu_mode)
28887c478bd9Sstevel@tonic-gate {
28897c478bd9Sstevel@tonic-gate 	instable_t *dp;		/* decode table being used */
28907c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
28917c478bd9Sstevel@tonic-gate 	uint_t i;
28927c478bd9Sstevel@tonic-gate #endif
28937c478bd9Sstevel@tonic-gate #ifdef DIS_MEM
28947c478bd9Sstevel@tonic-gate 	uint_t nomem = 0;
28957c478bd9Sstevel@tonic-gate #define	NOMEM	(nomem = 1)
28967c478bd9Sstevel@tonic-gate #else
28977c478bd9Sstevel@tonic-gate #define	NOMEM	/* nothing */
28987c478bd9Sstevel@tonic-gate #endif
2899f9b62eacSjhaslam 	uint_t opnd_size;	/* SIZE16, SIZE32 or SIZE64 */
2900f9b62eacSjhaslam 	uint_t addr_size;	/* SIZE16, SIZE32 or SIZE64 */
29017c478bd9Sstevel@tonic-gate 	uint_t wbit;		/* opcode wbit, 0 is 8 bit, !0 for opnd_size */
29027c478bd9Sstevel@tonic-gate 	uint_t w2;		/* wbit value for second operand */
29037c478bd9Sstevel@tonic-gate 	uint_t vbit;
29047c478bd9Sstevel@tonic-gate 	uint_t mode = 0;	/* mode value from ModRM byte */
29057c478bd9Sstevel@tonic-gate 	uint_t reg;		/* reg value from ModRM byte */
29067c478bd9Sstevel@tonic-gate 	uint_t r_m;		/* r_m value from ModRM byte */
29077c478bd9Sstevel@tonic-gate 
29087c478bd9Sstevel@tonic-gate 	uint_t opcode1;		/* high nibble of 1st byte */
29097c478bd9Sstevel@tonic-gate 	uint_t opcode2;		/* low nibble of 1st byte */
29107c478bd9Sstevel@tonic-gate 	uint_t opcode3;		/* extra opcode bits usually from ModRM byte */
29117c478bd9Sstevel@tonic-gate 	uint_t opcode4;		/* high nibble of 2nd byte */
2912d267098bSdmick 	uint_t opcode5;		/* low nibble of 2nd byte */
29137c478bd9Sstevel@tonic-gate 	uint_t opcode6;		/* high nibble of 3rd byte */
29147c478bd9Sstevel@tonic-gate 	uint_t opcode7;		/* low nibble of 3rd byte */
29157c478bd9Sstevel@tonic-gate 	uint_t opcode_bytes = 1;
29167c478bd9Sstevel@tonic-gate 
29177c478bd9Sstevel@tonic-gate 	/*
29187c478bd9Sstevel@tonic-gate 	 * legacy prefixes come in 5 flavors, you should have only one of each
29197c478bd9Sstevel@tonic-gate 	 */
29207c478bd9Sstevel@tonic-gate 	uint_t	opnd_size_prefix = 0;
29217c478bd9Sstevel@tonic-gate 	uint_t	addr_size_prefix = 0;
29227c478bd9Sstevel@tonic-gate 	uint_t	segment_prefix = 0;
29237c478bd9Sstevel@tonic-gate 	uint_t	lock_prefix = 0;
29247c478bd9Sstevel@tonic-gate 	uint_t	rep_prefix = 0;
29257c478bd9Sstevel@tonic-gate 	uint_t	rex_prefix = 0;	/* amd64 register extension prefix */
2926ab47273fSEdward Gillett 
2927ab47273fSEdward Gillett 	/*
2928ab47273fSEdward Gillett 	 * Intel VEX instruction encoding prefix and fields
2929ab47273fSEdward Gillett 	 */
2930ab47273fSEdward Gillett 
2931ab47273fSEdward Gillett 	/* 0xC4 means 3 bytes prefix, 0xC5 means 2 bytes prefix */
2932ab47273fSEdward Gillett 	uint_t vex_prefix = 0;
2933ab47273fSEdward Gillett 
2934ab47273fSEdward Gillett 	/*
2935ab47273fSEdward Gillett 	 * VEX prefix byte 1, includes vex.r, vex.x and vex.b
2936ab47273fSEdward Gillett 	 * (for 3 bytes prefix)
2937ab47273fSEdward Gillett 	 */
2938ab47273fSEdward Gillett 	uint_t vex_byte1 = 0;
2939ab47273fSEdward Gillett 
2940ab47273fSEdward Gillett 	/*
2941ab47273fSEdward Gillett 	 * For 32-bit mode, it should prefetch the next byte to
2942ab47273fSEdward Gillett 	 * distinguish between AVX and les/lds
2943ab47273fSEdward Gillett 	 */
2944ab47273fSEdward Gillett 	uint_t vex_prefetch = 0;
2945ab47273fSEdward Gillett 
2946ab47273fSEdward Gillett 	uint_t vex_m = 0;
2947ab47273fSEdward Gillett 	uint_t vex_v = 0;
2948ab47273fSEdward Gillett 	uint_t vex_p = 0;
2949ab47273fSEdward Gillett 	uint_t vex_R = 1;
2950ab47273fSEdward Gillett 	uint_t vex_X = 1;
2951ab47273fSEdward Gillett 	uint_t vex_B = 1;
2952ab47273fSEdward Gillett 	uint_t vex_W = 0;
2953ab47273fSEdward Gillett 	uint_t vex_L;
2954245ac945SRobert Mustacchi 	dis_gather_regs_t *vreg;
2955ab47273fSEdward Gillett 
2956245ac945SRobert Mustacchi #ifdef	DIS_TEXT
2957245ac945SRobert Mustacchi 	/* Instruction name for BLS* family of instructions */
2958245ac945SRobert Mustacchi 	char *blsinstr;
2959245ac945SRobert Mustacchi #endif
2960ab47273fSEdward Gillett 
29617c478bd9Sstevel@tonic-gate 	size_t	off;
29627c478bd9Sstevel@tonic-gate 
2963d0f8ff6eSkk 	instable_t dp_mmx;
2964d0f8ff6eSkk 
29657c478bd9Sstevel@tonic-gate 	x->d86_len = 0;
29667c478bd9Sstevel@tonic-gate 	x->d86_rmindex = -1;
29677c478bd9Sstevel@tonic-gate 	x->d86_error = 0;
29687c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
29697c478bd9Sstevel@tonic-gate 	x->d86_numopnds = 0;
29707c478bd9Sstevel@tonic-gate 	x->d86_seg_prefix = NULL;
2971d267098bSdmick 	x->d86_mnem[0] = 0;
2972f8801251Skk 	for (i = 0; i < 4; ++i) {
29737c478bd9Sstevel@tonic-gate 		x->d86_opnd[i].d86_opnd[0] = 0;
29747c478bd9Sstevel@tonic-gate 		x->d86_opnd[i].d86_prefix[0] = 0;
29757c478bd9Sstevel@tonic-gate 		x->d86_opnd[i].d86_value_size = 0;
29767c478bd9Sstevel@tonic-gate 		x->d86_opnd[i].d86_value = 0;
29777c478bd9Sstevel@tonic-gate 		x->d86_opnd[i].d86_mode = MODE_NONE;
29787c478bd9Sstevel@tonic-gate 	}
29797c478bd9Sstevel@tonic-gate #endif
2980ab47273fSEdward Gillett 	x->d86_rex_prefix = 0;
2981ab47273fSEdward Gillett 	x->d86_got_modrm = 0;
29827c478bd9Sstevel@tonic-gate 	x->d86_memsize = 0;
2983245ac945SRobert Mustacchi 	x->d86_vsib = 0;
29847c478bd9Sstevel@tonic-gate 
29857c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE16) {
29867c478bd9Sstevel@tonic-gate 		opnd_size = SIZE16;
29877c478bd9Sstevel@tonic-gate 		addr_size = SIZE16;
29887c478bd9Sstevel@tonic-gate 	} else if (cpu_mode == SIZE32) {
29897c478bd9Sstevel@tonic-gate 		opnd_size = SIZE32;
29907c478bd9Sstevel@tonic-gate 		addr_size = SIZE32;
29917c478bd9Sstevel@tonic-gate 	} else {
29927c478bd9Sstevel@tonic-gate 		opnd_size = SIZE32;
29937c478bd9Sstevel@tonic-gate 		addr_size = SIZE64;
29947c478bd9Sstevel@tonic-gate 	}
29957c478bd9Sstevel@tonic-gate 
29967c478bd9Sstevel@tonic-gate 	/*
29977c478bd9Sstevel@tonic-gate 	 * Get one opcode byte and check for zero padding that follows
29987c478bd9Sstevel@tonic-gate 	 * jump tables.
29997c478bd9Sstevel@tonic-gate 	 */
30007c478bd9Sstevel@tonic-gate 	if (dtrace_get_opcode(x, &opcode1, &opcode2) != 0)
30017c478bd9Sstevel@tonic-gate 		goto error;
30027c478bd9Sstevel@tonic-gate 
30037c478bd9Sstevel@tonic-gate 	if (opcode1 == 0 && opcode2 == 0 &&
3004dc0093f4Seschrock 	    x->d86_check_func != NULL && x->d86_check_func(x->d86_data)) {
30057c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
3006d267098bSdmick 		(void) strncpy(x->d86_mnem, ".byte\t0", OPLEN);
30077c478bd9Sstevel@tonic-gate #endif
30087c478bd9Sstevel@tonic-gate 		goto done;
30097c478bd9Sstevel@tonic-gate 	}
30107c478bd9Sstevel@tonic-gate 
30117c478bd9Sstevel@tonic-gate 	/*
30127c478bd9Sstevel@tonic-gate 	 * Gather up legacy x86 prefix bytes.
30137c478bd9Sstevel@tonic-gate 	 */
30147c478bd9Sstevel@tonic-gate 	for (;;) {
30157c478bd9Sstevel@tonic-gate 		uint_t *which_prefix = NULL;
30167c478bd9Sstevel@tonic-gate 
30177c478bd9Sstevel@tonic-gate 		dp = (instable_t *)&dis_distable[opcode1][opcode2];
30187c478bd9Sstevel@tonic-gate 
30197c478bd9Sstevel@tonic-gate 		switch (dp->it_adrmode) {
30207c478bd9Sstevel@tonic-gate 		case PREFIX:
30217c478bd9Sstevel@tonic-gate 			which_prefix = &rep_prefix;
30227c478bd9Sstevel@tonic-gate 			break;
30237c478bd9Sstevel@tonic-gate 		case LOCK:
30247c478bd9Sstevel@tonic-gate 			which_prefix = &lock_prefix;
30257c478bd9Sstevel@tonic-gate 			break;
30267c478bd9Sstevel@tonic-gate 		case OVERRIDE:
30277c478bd9Sstevel@tonic-gate 			which_prefix = &segment_prefix;
30287c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
30297c478bd9Sstevel@tonic-gate 			x->d86_seg_prefix = (char *)dp->it_name;
30307c478bd9Sstevel@tonic-gate #endif
30317c478bd9Sstevel@tonic-gate 			if (dp->it_invalid64 && cpu_mode == SIZE64)
30327c478bd9Sstevel@tonic-gate 				goto error;
30337c478bd9Sstevel@tonic-gate 			break;
30347c478bd9Sstevel@tonic-gate 		case AM:
30357c478bd9Sstevel@tonic-gate 			which_prefix = &addr_size_prefix;
30367c478bd9Sstevel@tonic-gate 			break;
30377c478bd9Sstevel@tonic-gate 		case DM:
30387c478bd9Sstevel@tonic-gate 			which_prefix = &opnd_size_prefix;
30397c478bd9Sstevel@tonic-gate 			break;
30407c478bd9Sstevel@tonic-gate 		}
30417c478bd9Sstevel@tonic-gate 		if (which_prefix == NULL)
30427c478bd9Sstevel@tonic-gate 			break;
30437c478bd9Sstevel@tonic-gate 		*which_prefix = (opcode1 << 4) | opcode2;
30447c478bd9Sstevel@tonic-gate 		if (dtrace_get_opcode(x, &opcode1, &opcode2) != 0)
30457c478bd9Sstevel@tonic-gate 			goto error;
30467c478bd9Sstevel@tonic-gate 	}
30477c478bd9Sstevel@tonic-gate 
30487c478bd9Sstevel@tonic-gate 	/*
30497c478bd9Sstevel@tonic-gate 	 * Handle amd64 mode PREFIX values.
30507c478bd9Sstevel@tonic-gate 	 * Some of the segment prefixes are no-ops. (only FS/GS actually work)
30517c478bd9Sstevel@tonic-gate 	 * We might have a REX prefix (opcodes 0x40-0x4f)
30527c478bd9Sstevel@tonic-gate 	 */
30537c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE64) {
30547c478bd9Sstevel@tonic-gate 		if (segment_prefix != 0x64 && segment_prefix != 0x65)
30557c478bd9Sstevel@tonic-gate 			segment_prefix = 0;
30567c478bd9Sstevel@tonic-gate 
30577c478bd9Sstevel@tonic-gate 		if (opcode1 == 0x4) {
30587c478bd9Sstevel@tonic-gate 			rex_prefix = (opcode1 << 4) | opcode2;
30597c478bd9Sstevel@tonic-gate 			if (dtrace_get_opcode(x, &opcode1, &opcode2) != 0)
30607c478bd9Sstevel@tonic-gate 				goto error;
30617c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_distable[opcode1][opcode2];
3062ab47273fSEdward Gillett 		} else if (opcode1 == 0xC &&
3063ab47273fSEdward Gillett 		    (opcode2 == 0x4 || opcode2 == 0x5)) {
3064ab47273fSEdward Gillett 			/* AVX instructions */
3065ab47273fSEdward Gillett 			vex_prefix = (opcode1 << 4) | opcode2;
3066ab47273fSEdward Gillett 			x->d86_rex_prefix = 0x40;
3067ab47273fSEdward Gillett 		}
3068ab47273fSEdward Gillett 	} else if (opcode1 == 0xC && (opcode2 == 0x4 || opcode2 == 0x5)) {
3069ab47273fSEdward Gillett 		/* LDS, LES or AVX */
3070ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
3071ab47273fSEdward Gillett 		vex_prefetch = 1;
3072ab47273fSEdward Gillett 
3073ab47273fSEdward Gillett 		if (mode == REG_ONLY) {
3074ab47273fSEdward Gillett 			/* AVX */
3075ab47273fSEdward Gillett 			vex_prefix = (opcode1 << 4) | opcode2;
3076ab47273fSEdward Gillett 			x->d86_rex_prefix = 0x40;
3077ab47273fSEdward Gillett 			opcode3 = (((mode << 3) | reg)>>1) & 0x0F;
3078ab47273fSEdward Gillett 			opcode4 = ((reg << 3) | r_m) & 0x0F;
3079ab47273fSEdward Gillett 		}
3080ab47273fSEdward Gillett 	}
3081ab47273fSEdward Gillett 
3082ab47273fSEdward Gillett 	if (vex_prefix == VEX_2bytes) {
3083ab47273fSEdward Gillett 		if (!vex_prefetch) {
3084ab47273fSEdward Gillett 			if (dtrace_get_opcode(x, &opcode3, &opcode4) != 0)
3085ab47273fSEdward Gillett 				goto error;
3086ab47273fSEdward Gillett 		}
3087ab47273fSEdward Gillett 		vex_R = ((opcode3 & VEX_R) & 0x0F) >> 3;
3088ab47273fSEdward Gillett 		vex_L = ((opcode4 & VEX_L) & 0x0F) >> 2;
3089ab47273fSEdward Gillett 		vex_v = (((opcode3 << 4) | opcode4) & VEX_v) >> 3;
3090ab47273fSEdward Gillett 		vex_p = opcode4 & VEX_p;
3091ab47273fSEdward Gillett 		/*
3092ab47273fSEdward Gillett 		 * The vex.x and vex.b bits are not defined in two bytes
3093ab47273fSEdward Gillett 		 * mode vex prefix, their default values are 1
3094ab47273fSEdward Gillett 		 */
3095ab47273fSEdward Gillett 		vex_byte1 = (opcode3 & VEX_R) | VEX_X | VEX_B;
3096ab47273fSEdward Gillett 
3097ab47273fSEdward Gillett 		if (vex_R == 0)
3098ab47273fSEdward Gillett 			x->d86_rex_prefix |= REX_R;
3099ab47273fSEdward Gillett 
3100ab47273fSEdward Gillett 		if (dtrace_get_opcode(x, &opcode1, &opcode2) != 0)
3101ab47273fSEdward Gillett 			goto error;
3102ab47273fSEdward Gillett 
3103ab47273fSEdward Gillett 		switch (vex_p) {
3104ab47273fSEdward Gillett 			case VEX_p_66:
3105ab47273fSEdward Gillett 				dp = (instable_t *)
3106ab47273fSEdward Gillett 				    &dis_opAVX660F[(opcode1 << 4) | opcode2];
3107ab47273fSEdward Gillett 				break;
3108ab47273fSEdward Gillett 			case VEX_p_F3:
3109ab47273fSEdward Gillett 				dp = (instable_t *)
3110ab47273fSEdward Gillett 				    &dis_opAVXF30F[(opcode1 << 4) | opcode2];
3111ab47273fSEdward Gillett 				break;
3112ab47273fSEdward Gillett 			case VEX_p_F2:
3113ab47273fSEdward Gillett 				dp = (instable_t *)
3114ab47273fSEdward Gillett 				    &dis_opAVXF20F [(opcode1 << 4) | opcode2];
3115ab47273fSEdward Gillett 				break;
3116ab47273fSEdward Gillett 			default:
3117ab47273fSEdward Gillett 				dp = (instable_t *)
3118ab47273fSEdward Gillett 				    &dis_opAVX0F[opcode1][opcode2];
3119ab47273fSEdward Gillett 
3120ab47273fSEdward Gillett 		}
3121ab47273fSEdward Gillett 
3122ab47273fSEdward Gillett 	} else if (vex_prefix == VEX_3bytes) {
3123ab47273fSEdward Gillett 		if (!vex_prefetch) {
3124ab47273fSEdward Gillett 			if (dtrace_get_opcode(x, &opcode3, &opcode4) != 0)
3125ab47273fSEdward Gillett 				goto error;
3126ab47273fSEdward Gillett 		}
3127ab47273fSEdward Gillett 		vex_R = (opcode3 & VEX_R) >> 3;
3128ab47273fSEdward Gillett 		vex_X = (opcode3 & VEX_X) >> 2;
3129ab47273fSEdward Gillett 		vex_B = (opcode3 & VEX_B) >> 1;
3130ab47273fSEdward Gillett 		vex_m = (((opcode3 << 4) | opcode4) & VEX_m);
3131ab47273fSEdward Gillett 		vex_byte1 = opcode3 & (VEX_R | VEX_X | VEX_B);
3132ab47273fSEdward Gillett 
3133ab47273fSEdward Gillett 		if (vex_R == 0)
3134ab47273fSEdward Gillett 			x->d86_rex_prefix |= REX_R;
3135ab47273fSEdward Gillett 		if (vex_X == 0)
3136ab47273fSEdward Gillett 			x->d86_rex_prefix |= REX_X;
3137ab47273fSEdward Gillett 		if (vex_B == 0)
3138ab47273fSEdward Gillett 			x->d86_rex_prefix |= REX_B;
3139ab47273fSEdward Gillett 
3140ab47273fSEdward Gillett 		if (dtrace_get_opcode(x, &opcode5, &opcode6) != 0)
3141ab47273fSEdward Gillett 			goto error;
3142ab47273fSEdward Gillett 		vex_W = (opcode5 & VEX_W) >> 3;
3143ab47273fSEdward Gillett 		vex_L = (opcode6 & VEX_L) >> 2;
3144ab47273fSEdward Gillett 		vex_v = (((opcode5 << 4) | opcode6) & VEX_v) >> 3;
3145ab47273fSEdward Gillett 		vex_p = opcode6 & VEX_p;
3146ab47273fSEdward Gillett 
3147ab47273fSEdward Gillett 		if (vex_W)
3148ab47273fSEdward Gillett 			x->d86_rex_prefix |= REX_W;
3149ab47273fSEdward Gillett 
3150ab47273fSEdward Gillett 		/* Only these three vex_m values valid; others are reserved */
3151ab47273fSEdward Gillett 		if ((vex_m != VEX_m_0F) && (vex_m != VEX_m_0F38) &&
3152ab47273fSEdward Gillett 		    (vex_m != VEX_m_0F3A))
3153ab47273fSEdward Gillett 			goto error;
3154ab47273fSEdward Gillett 
3155ab47273fSEdward Gillett 		if (dtrace_get_opcode(x, &opcode1, &opcode2) != 0)
3156ab47273fSEdward Gillett 			goto error;
3157ab47273fSEdward Gillett 
3158ab47273fSEdward Gillett 		switch (vex_p) {
3159ab47273fSEdward Gillett 			case VEX_p_66:
3160ab47273fSEdward Gillett 				if (vex_m == VEX_m_0F) {
3161ab47273fSEdward Gillett 					dp = (instable_t *)
3162ab47273fSEdward Gillett 					    &dis_opAVX660F
3163ab47273fSEdward Gillett 					    [(opcode1 << 4) | opcode2];
3164ab47273fSEdward Gillett 				} else if (vex_m == VEX_m_0F38) {
3165ab47273fSEdward Gillett 					dp = (instable_t *)
3166ab47273fSEdward Gillett 					    &dis_opAVX660F38
3167ab47273fSEdward Gillett 					    [(opcode1 << 4) | opcode2];
3168ab47273fSEdward Gillett 				} else if (vex_m == VEX_m_0F3A) {
3169ab47273fSEdward Gillett 					dp = (instable_t *)
3170ab47273fSEdward Gillett 					    &dis_opAVX660F3A
3171ab47273fSEdward Gillett 					    [(opcode1 << 4) | opcode2];
3172ab47273fSEdward Gillett 				} else {
3173ab47273fSEdward Gillett 					goto error;
3174ab47273fSEdward Gillett 				}
3175ab47273fSEdward Gillett 				break;
3176ab47273fSEdward Gillett 			case VEX_p_F3:
3177ab47273fSEdward Gillett 				if (vex_m == VEX_m_0F) {
3178ab47273fSEdward Gillett 					dp = (instable_t *)
3179ab47273fSEdward Gillett 					    &dis_opAVXF30F
3180ab47273fSEdward Gillett 					    [(opcode1 << 4) | opcode2];
3181245ac945SRobert Mustacchi 				} else if (vex_m == VEX_m_0F38) {
3182245ac945SRobert Mustacchi 					dp = (instable_t *)
3183245ac945SRobert Mustacchi 					    &dis_opAVXF30F38
3184245ac945SRobert Mustacchi 					    [(opcode1 << 4) | opcode2];
3185ab47273fSEdward Gillett 				} else {
3186ab47273fSEdward Gillett 					goto error;
3187ab47273fSEdward Gillett 				}
3188ab47273fSEdward Gillett 				break;
3189ab47273fSEdward Gillett 			case VEX_p_F2:
3190ab47273fSEdward Gillett 				if (vex_m == VEX_m_0F) {
3191ab47273fSEdward Gillett 					dp = (instable_t *)
3192ab47273fSEdward Gillett 					    &dis_opAVXF20F
3193ab47273fSEdward Gillett 					    [(opcode1 << 4) | opcode2];
3194245ac945SRobert Mustacchi 				} else if (vex_m == VEX_m_0F3A) {
3195245ac945SRobert Mustacchi 					dp = (instable_t *)
3196245ac945SRobert Mustacchi 					    &dis_opAVXF20F3A
3197245ac945SRobert Mustacchi 					    [(opcode1 << 4) | opcode2];
3198245ac945SRobert Mustacchi 				} else if (vex_m == VEX_m_0F38) {
3199245ac945SRobert Mustacchi 					dp = (instable_t *)
3200245ac945SRobert Mustacchi 					    &dis_opAVXF20F38
3201245ac945SRobert Mustacchi 					    [(opcode1 << 4) | opcode2];
3202ab47273fSEdward Gillett 				} else {
3203ab47273fSEdward Gillett 					goto error;
3204ab47273fSEdward Gillett 				}
3205ab47273fSEdward Gillett 				break;
3206ab47273fSEdward Gillett 			default:
3207ab47273fSEdward Gillett 				dp = (instable_t *)
3208ab47273fSEdward Gillett 				    &dis_opAVX0F[opcode1][opcode2];
3209ab47273fSEdward Gillett 
32107c478bd9Sstevel@tonic-gate 		}
32117c478bd9Sstevel@tonic-gate 	}
3212ab47273fSEdward Gillett 	if (vex_prefix) {
3213245ac945SRobert Mustacchi 		if (dp->it_vexwoxmm) {
3214245ac945SRobert Mustacchi 			wbit = LONG_OPND;
3215245ac945SRobert Mustacchi 		} else {
3216245ac945SRobert Mustacchi 			if (vex_L)
3217245ac945SRobert Mustacchi 				wbit = YMM_OPND;
3218245ac945SRobert Mustacchi 			else
3219245ac945SRobert Mustacchi 				wbit = XMM_OPND;
3220245ac945SRobert Mustacchi 		}
3221ab47273fSEdward Gillett 	}
32227c478bd9Sstevel@tonic-gate 
32237c478bd9Sstevel@tonic-gate 	/*
32247c478bd9Sstevel@tonic-gate 	 * Deal with selection of operand and address size now.
32257c478bd9Sstevel@tonic-gate 	 * Note that the REX.W bit being set causes opnd_size_prefix to be
32267c478bd9Sstevel@tonic-gate 	 * ignored.
32277c478bd9Sstevel@tonic-gate 	 */
32287c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE64) {
3229ab47273fSEdward Gillett 		if ((rex_prefix & REX_W) || vex_W)
32307c478bd9Sstevel@tonic-gate 			opnd_size = SIZE64;
32317c478bd9Sstevel@tonic-gate 		else if (opnd_size_prefix)
32327c478bd9Sstevel@tonic-gate 			opnd_size = SIZE16;
32337c478bd9Sstevel@tonic-gate 
32347c478bd9Sstevel@tonic-gate 		if (addr_size_prefix)
32357c478bd9Sstevel@tonic-gate 			addr_size = SIZE32;
32367c478bd9Sstevel@tonic-gate 	} else if (cpu_mode == SIZE32) {
32377c478bd9Sstevel@tonic-gate 		if (opnd_size_prefix)
32387c478bd9Sstevel@tonic-gate 			opnd_size = SIZE16;
32397c478bd9Sstevel@tonic-gate 		if (addr_size_prefix)
32407c478bd9Sstevel@tonic-gate 			addr_size = SIZE16;
32417c478bd9Sstevel@tonic-gate 	} else {
32427c478bd9Sstevel@tonic-gate 		if (opnd_size_prefix)
32437c478bd9Sstevel@tonic-gate 			opnd_size = SIZE32;
32447c478bd9Sstevel@tonic-gate 		if (addr_size_prefix)
32457c478bd9Sstevel@tonic-gate 			addr_size = SIZE32;
32467c478bd9Sstevel@tonic-gate 	}
32477c478bd9Sstevel@tonic-gate 	/*
32487c478bd9Sstevel@tonic-gate 	 * The pause instruction - a repz'd nop.  This doesn't fit
32497c478bd9Sstevel@tonic-gate 	 * with any of the other prefix goop added for SSE, so we'll
32507c478bd9Sstevel@tonic-gate 	 * special-case it here.
32517c478bd9Sstevel@tonic-gate 	 */
32527c478bd9Sstevel@tonic-gate 	if (rep_prefix == 0xf3 && opcode1 == 0x9 && opcode2 == 0x0) {
32537c478bd9Sstevel@tonic-gate 		rep_prefix = 0;
32547c478bd9Sstevel@tonic-gate 		dp = (instable_t *)&dis_opPause;
32557c478bd9Sstevel@tonic-gate 	}
32567c478bd9Sstevel@tonic-gate 
32577c478bd9Sstevel@tonic-gate 	/*
32587c478bd9Sstevel@tonic-gate 	 * Some 386 instructions have 2 bytes of opcode before the mod_r/m
32597c478bd9Sstevel@tonic-gate 	 * byte so we may need to perform a table indirection.
32607c478bd9Sstevel@tonic-gate 	 */
32617c478bd9Sstevel@tonic-gate 	if (dp->it_indirect == (instable_t *)dis_op0F) {
32627c478bd9Sstevel@tonic-gate 		if (dtrace_get_opcode(x, &opcode4, &opcode5) != 0)
32637c478bd9Sstevel@tonic-gate 			goto error;
32647c478bd9Sstevel@tonic-gate 		opcode_bytes = 2;
32657c478bd9Sstevel@tonic-gate 		if (opcode4 == 0x7 && opcode5 >= 0x1 && opcode5 <= 0x3) {
32667c478bd9Sstevel@tonic-gate 			uint_t	subcode;
32677c478bd9Sstevel@tonic-gate 
32687c478bd9Sstevel@tonic-gate 			if (dtrace_get_opcode(x, &opcode6, &opcode7) != 0)
32697c478bd9Sstevel@tonic-gate 				goto error;
32707c478bd9Sstevel@tonic-gate 			opcode_bytes = 3;
32717c478bd9Sstevel@tonic-gate 			subcode = ((opcode6 & 0x3) << 1) |
32727c478bd9Sstevel@tonic-gate 			    ((opcode7 & 0x8) >> 3);
32737c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_op0F7123[opcode5][subcode];
32747c478bd9Sstevel@tonic-gate 		} else if ((opcode4 == 0xc) && (opcode5 >= 0x8)) {
32757c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_op0FC8[0];
3276d0f8ff6eSkk 		} else if ((opcode4 == 0x3) && (opcode5 == 0xA)) {
3277a2f205d0Skk 			opcode_bytes = 3;
3278d0f8ff6eSkk 			if (dtrace_get_opcode(x, &opcode6, &opcode7) != 0)
3279d0f8ff6eSkk 				goto error;
3280d0f8ff6eSkk 			if (opnd_size == SIZE16)
3281d0f8ff6eSkk 				opnd_size = SIZE32;
3282d0f8ff6eSkk 
3283d0f8ff6eSkk 			dp = (instable_t *)&dis_op0F3A[(opcode6<<4)|opcode7];
3284d0f8ff6eSkk #ifdef DIS_TEXT
3285d0f8ff6eSkk 			if (strcmp(dp->it_name, "INVALID") == 0)
3286d0f8ff6eSkk 				goto error;
3287d0f8ff6eSkk #endif
3288d0f8ff6eSkk 			switch (dp->it_adrmode) {
328981293f93SRobert Mustacchi 				case XMMP:
329081293f93SRobert Mustacchi 					break;
3291d0f8ff6eSkk 				case XMMP_66r:
3292d0f8ff6eSkk 				case XMMPRM_66r:
3293d0f8ff6eSkk 				case XMM3PM_66r:
3294d0f8ff6eSkk 					if (opnd_size_prefix == 0) {
3295d0f8ff6eSkk 						goto error;
3296d0f8ff6eSkk 					}
3297d0f8ff6eSkk 					break;
3298d0f8ff6eSkk 				case XMMP_66o:
3299d0f8ff6eSkk 					if (opnd_size_prefix == 0) {
3300d0f8ff6eSkk 						/* SSSE3 MMX instructions */
3301d0f8ff6eSkk 						dp_mmx = *dp;
3302d0f8ff6eSkk 						dp = &dp_mmx;
3303d0f8ff6eSkk 						dp->it_adrmode = MMOPM_66o;
3304d0f8ff6eSkk #ifdef	DIS_MEM
3305d0f8ff6eSkk 						dp->it_size = 8;
3306d0f8ff6eSkk #endif
3307d0f8ff6eSkk 					}
3308d0f8ff6eSkk 					break;
3309d0f8ff6eSkk 				default:
3310d0f8ff6eSkk 					goto error;
3311d0f8ff6eSkk 			}
3312d0f8ff6eSkk 		} else if ((opcode4 == 0x3) && (opcode5 == 0x8)) {
3313a2f205d0Skk 			opcode_bytes = 3;
3314d0f8ff6eSkk 			if (dtrace_get_opcode(x, &opcode6, &opcode7) != 0)
3315d0f8ff6eSkk 				goto error;
3316d0f8ff6eSkk 			dp = (instable_t *)&dis_op0F38[(opcode6<<4)|opcode7];
331782d5eb48SKrishnendu Sadhukhan - Sun Microsystems 
331882d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			/*
331982d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			 * Both crc32 and movbe have the same 3rd opcode
332082d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			 * byte of either 0xF0 or 0xF1, so we use another
332182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			 * indirection to distinguish between the two.
332282d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			 */
332382d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			if (dp->it_indirect == (instable_t *)dis_op0F38F0 ||
332482d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			    dp->it_indirect == (instable_t *)dis_op0F38F1) {
332582d5eb48SKrishnendu Sadhukhan - Sun Microsystems 
332682d5eb48SKrishnendu Sadhukhan - Sun Microsystems 				dp = dp->it_indirect;
332782d5eb48SKrishnendu Sadhukhan - Sun Microsystems 				if (rep_prefix != 0xF2) {
332882d5eb48SKrishnendu Sadhukhan - Sun Microsystems 					/* It is movbe */
332982d5eb48SKrishnendu Sadhukhan - Sun Microsystems 					dp++;
333082d5eb48SKrishnendu Sadhukhan - Sun Microsystems 				}
333182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			}
33328889c875SRobert Mustacchi 
33338889c875SRobert Mustacchi 			/*
33348889c875SRobert Mustacchi 			 * The adx family of instructions (adcx and adox)
33358889c875SRobert Mustacchi 			 * continue the classic Intel tradition of abusing
33368889c875SRobert Mustacchi 			 * arbitrary prefixes without actually meaning the
33378889c875SRobert Mustacchi 			 * prefix bit. Therefore, if we find either the
33388889c875SRobert Mustacchi 			 * opnd_size_prefix or rep_prefix we end up zeroing it
33398889c875SRobert Mustacchi 			 * out after making our determination so as to ensure
33408889c875SRobert Mustacchi 			 * that we don't get confused and accidentally print
33418889c875SRobert Mustacchi 			 * repz prefixes and the like on these instructions.
33428889c875SRobert Mustacchi 			 *
33438889c875SRobert Mustacchi 			 * In addition, these instructions are actually much
33448889c875SRobert Mustacchi 			 * closer to AVX instructions in semantics. Importantly,
33458889c875SRobert Mustacchi 			 * they always default to having 32-bit operands.
33468889c875SRobert Mustacchi 			 * However, if the CPU is in 64-bit mode, then and only
33478889c875SRobert Mustacchi 			 * then, does it use REX.w promotes things to 64-bits
33488889c875SRobert Mustacchi 			 * and REX.r allows 64-bit mode to use register r8-r15.
33498889c875SRobert Mustacchi 			 */
33508889c875SRobert Mustacchi 			if (dp->it_indirect == (instable_t *)dis_op0F38F6) {
33518889c875SRobert Mustacchi 				dp = dp->it_indirect;
33528889c875SRobert Mustacchi 				if (opnd_size_prefix == 0 &&
33538889c875SRobert Mustacchi 				    rep_prefix == 0xf3) {
33548889c875SRobert Mustacchi 					/* It is adox */
33558889c875SRobert Mustacchi 					dp++;
33568889c875SRobert Mustacchi 				} else if (opnd_size_prefix != 0x66 &&
33578889c875SRobert Mustacchi 				    rep_prefix != 0) {
33588889c875SRobert Mustacchi 					/* It isn't adcx */
33598889c875SRobert Mustacchi 					goto error;
33608889c875SRobert Mustacchi 				}
33618889c875SRobert Mustacchi 				opnd_size_prefix = 0;
33628889c875SRobert Mustacchi 				rep_prefix = 0;
33638889c875SRobert Mustacchi 				opnd_size = SIZE32;
33648889c875SRobert Mustacchi 				if (rex_prefix & REX_W)
33658889c875SRobert Mustacchi 					opnd_size = SIZE64;
33668889c875SRobert Mustacchi 			}
33678889c875SRobert Mustacchi 
3368d0f8ff6eSkk #ifdef DIS_TEXT
3369d0f8ff6eSkk 			if (strcmp(dp->it_name, "INVALID") == 0)
3370d0f8ff6eSkk 				goto error;
3371d0f8ff6eSkk #endif
3372d0f8ff6eSkk 			switch (dp->it_adrmode) {
33738889c875SRobert Mustacchi 				case ADX:
337481293f93SRobert Mustacchi 				case XMM:
33758889c875SRobert Mustacchi 					break;
33767aa76ffcSBryan Cantrill 				case RM_66r:
3377d0f8ff6eSkk 				case XMM_66r:
3378d0f8ff6eSkk 				case XMMM_66r:
3379d0f8ff6eSkk 					if (opnd_size_prefix == 0) {
3380d0f8ff6eSkk 						goto error;
3381d0f8ff6eSkk 					}
3382d0f8ff6eSkk 					break;
3383d0f8ff6eSkk 				case XMM_66o:
3384d0f8ff6eSkk 					if (opnd_size_prefix == 0) {
3385d0f8ff6eSkk 						/* SSSE3 MMX instructions */
3386d0f8ff6eSkk 						dp_mmx = *dp;
3387d0f8ff6eSkk 						dp = &dp_mmx;
3388d0f8ff6eSkk 						dp->it_adrmode = MM;
3389d0f8ff6eSkk #ifdef	DIS_MEM
3390d0f8ff6eSkk 						dp->it_size = 8;
3391d0f8ff6eSkk #endif
3392d0f8ff6eSkk 					}
3393d0f8ff6eSkk 					break;
3394d0f8ff6eSkk 				case CRC32:
3395d0f8ff6eSkk 					if (rep_prefix != 0xF2) {
3396d0f8ff6eSkk 						goto error;
3397d0f8ff6eSkk 					}
3398d0f8ff6eSkk 					rep_prefix = 0;
3399d0f8ff6eSkk 					break;
340082d5eb48SKrishnendu Sadhukhan - Sun Microsystems 				case MOVBE:
340182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 					if (rep_prefix != 0x0) {
340282d5eb48SKrishnendu Sadhukhan - Sun Microsystems 						goto error;
340382d5eb48SKrishnendu Sadhukhan - Sun Microsystems 					}
340482d5eb48SKrishnendu Sadhukhan - Sun Microsystems 					break;
3405d0f8ff6eSkk 				default:
3406d0f8ff6eSkk 					goto error;
3407d0f8ff6eSkk 			}
34087c478bd9Sstevel@tonic-gate 		} else {
34097c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_op0F[opcode4][opcode5];
34107c478bd9Sstevel@tonic-gate 		}
34117c478bd9Sstevel@tonic-gate 	}
34127c478bd9Sstevel@tonic-gate 
34137c478bd9Sstevel@tonic-gate 	/*
34147c478bd9Sstevel@tonic-gate 	 * If still not at a TERM decode entry, then a ModRM byte
34157c478bd9Sstevel@tonic-gate 	 * exists and its fields further decode the instruction.
34167c478bd9Sstevel@tonic-gate 	 */
34177c478bd9Sstevel@tonic-gate 	x->d86_got_modrm = 0;
34187c478bd9Sstevel@tonic-gate 	if (dp->it_indirect != TERM) {
34197c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &opcode3, &r_m);
34207c478bd9Sstevel@tonic-gate 		if (x->d86_error)
34217c478bd9Sstevel@tonic-gate 			goto error;
34227c478bd9Sstevel@tonic-gate 		reg = opcode3;
34237c478bd9Sstevel@tonic-gate 
34247c478bd9Sstevel@tonic-gate 		/*
34257c478bd9Sstevel@tonic-gate 		 * decode 287 instructions (D8-DF) from opcodeN
34267c478bd9Sstevel@tonic-gate 		 */
34277c478bd9Sstevel@tonic-gate 		if (opcode1 == 0xD && opcode2 >= 0x8) {
34287c478bd9Sstevel@tonic-gate 			if (opcode2 == 0xB && mode == 0x3 && opcode3 == 4)
34297c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opFP5[r_m];
34307c478bd9Sstevel@tonic-gate 			else if (opcode2 == 0xA && mode == 0x3 && opcode3 < 4)
34317c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opFP7[opcode3];
34327c478bd9Sstevel@tonic-gate 			else if (opcode2 == 0xB && mode == 0x3)
34337c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opFP6[opcode3];
34347c478bd9Sstevel@tonic-gate 			else if (opcode2 == 0x9 && mode == 0x3 && opcode3 >= 4)
34357c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opFP4[opcode3 - 4][r_m];
34367c478bd9Sstevel@tonic-gate 			else if (mode == 0x3)
34377c478bd9Sstevel@tonic-gate 				dp = (instable_t *)
34387c478bd9Sstevel@tonic-gate 				    &dis_opFP3[opcode2 - 8][opcode3];
34397c478bd9Sstevel@tonic-gate 			else
34407c478bd9Sstevel@tonic-gate 				dp = (instable_t *)
34417c478bd9Sstevel@tonic-gate 				    &dis_opFP1n2[opcode2 - 8][opcode3];
34427c478bd9Sstevel@tonic-gate 		} else {
34437c478bd9Sstevel@tonic-gate 			dp = (instable_t *)dp->it_indirect + opcode3;
34447c478bd9Sstevel@tonic-gate 		}
34457c478bd9Sstevel@tonic-gate 	}
34467c478bd9Sstevel@tonic-gate 
34477c478bd9Sstevel@tonic-gate 	/*
34487c478bd9Sstevel@tonic-gate 	 * In amd64 bit mode, ARPL opcode is changed to MOVSXD
34497c478bd9Sstevel@tonic-gate 	 * (sign extend 32bit to 64 bit)
34507c478bd9Sstevel@tonic-gate 	 */
3451ab47273fSEdward Gillett 	if ((vex_prefix == 0) && cpu_mode == SIZE64 &&
3452ab47273fSEdward Gillett 	    opcode1 == 0x6 && opcode2 == 0x3)
34537c478bd9Sstevel@tonic-gate 		dp = (instable_t *)&dis_opMOVSLD;
34547c478bd9Sstevel@tonic-gate 
34557c478bd9Sstevel@tonic-gate 	/*
34567c478bd9Sstevel@tonic-gate 	 * at this point we should have a correct (or invalid) opcode
34577c478bd9Sstevel@tonic-gate 	 */
34587c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE64 && dp->it_invalid64 ||
34597c478bd9Sstevel@tonic-gate 	    cpu_mode != SIZE64 && dp->it_invalid32)
34607c478bd9Sstevel@tonic-gate 		goto error;
34617c478bd9Sstevel@tonic-gate 	if (dp->it_indirect != TERM)
34627c478bd9Sstevel@tonic-gate 		goto error;
34637c478bd9Sstevel@tonic-gate 
34647c478bd9Sstevel@tonic-gate 	/*
3465*d4c899eeSRobert Mustacchi 	 * Deal with MMX/SSE opcodes which are changed by prefixes. Note, we do
3466*d4c899eeSRobert Mustacchi 	 * need to include UNKNOWN below, as we may have instructions that
3467*d4c899eeSRobert Mustacchi 	 * actually have a prefix, but don't exist in any other form.
34687c478bd9Sstevel@tonic-gate 	 */
34697c478bd9Sstevel@tonic-gate 	switch (dp->it_adrmode) {
3470*d4c899eeSRobert Mustacchi 	case UNKNOWN:
34717c478bd9Sstevel@tonic-gate 	case MMO:
34727c478bd9Sstevel@tonic-gate 	case MMOIMPL:
34737c478bd9Sstevel@tonic-gate 	case MMO3P:
34747c478bd9Sstevel@tonic-gate 	case MMOM3:
34757c478bd9Sstevel@tonic-gate 	case MMOMS:
34767c478bd9Sstevel@tonic-gate 	case MMOPM:
34777c478bd9Sstevel@tonic-gate 	case MMOPRM:
34787c478bd9Sstevel@tonic-gate 	case MMOS:
34797c478bd9Sstevel@tonic-gate 	case XMMO:
34807c478bd9Sstevel@tonic-gate 	case XMMOM:
34817c478bd9Sstevel@tonic-gate 	case XMMOMS:
34827c478bd9Sstevel@tonic-gate 	case XMMOPM:
34837c478bd9Sstevel@tonic-gate 	case XMMOS:
34847c478bd9Sstevel@tonic-gate 	case XMMOMX:
34857c478bd9Sstevel@tonic-gate 	case XMMOX3:
34867c478bd9Sstevel@tonic-gate 	case XMMOXMM:
34877c478bd9Sstevel@tonic-gate 		/*
34887c478bd9Sstevel@tonic-gate 		 * This is horrible.  Some SIMD instructions take the
34897c478bd9Sstevel@tonic-gate 		 * form 0x0F 0x?? ..., which is easily decoded using the
34907c478bd9Sstevel@tonic-gate 		 * existing tables.  Other SIMD instructions use various
34917c478bd9Sstevel@tonic-gate 		 * prefix bytes to overload existing instructions.  For
34927c478bd9Sstevel@tonic-gate 		 * Example, addps is F0, 58, whereas addss is F3 (repz),
34937c478bd9Sstevel@tonic-gate 		 * F0, 58.  Presumably someone got a raise for this.
34947c478bd9Sstevel@tonic-gate 		 *
34957c478bd9Sstevel@tonic-gate 		 * If we see one of the instructions which can be
34967c478bd9Sstevel@tonic-gate 		 * modified in this way (if we've got one of the SIMDO*
34977c478bd9Sstevel@tonic-gate 		 * address modes), we'll check to see if the last prefix
34987c478bd9Sstevel@tonic-gate 		 * was a repz.  If it was, we strip the prefix from the
34997c478bd9Sstevel@tonic-gate 		 * mnemonic, and we indirect using the dis_opSIMDrepz
35007c478bd9Sstevel@tonic-gate 		 * table.
35017c478bd9Sstevel@tonic-gate 		 */
35027c478bd9Sstevel@tonic-gate 
35037c478bd9Sstevel@tonic-gate 		/*
35047c478bd9Sstevel@tonic-gate 		 * Calculate our offset in dis_op0F
35057c478bd9Sstevel@tonic-gate 		 */
35067c478bd9Sstevel@tonic-gate 		if ((uintptr_t)dp - (uintptr_t)dis_op0F > sizeof (dis_op0F))
35077c478bd9Sstevel@tonic-gate 			goto error;
35087c478bd9Sstevel@tonic-gate 
35097c478bd9Sstevel@tonic-gate 		off = ((uintptr_t)dp - (uintptr_t)dis_op0F) /
35107c478bd9Sstevel@tonic-gate 		    sizeof (instable_t);
35117c478bd9Sstevel@tonic-gate 
35127c478bd9Sstevel@tonic-gate 		/*
35137c478bd9Sstevel@tonic-gate 		 * Rewrite if this instruction used one of the magic prefixes.
35147c478bd9Sstevel@tonic-gate 		 */
35157c478bd9Sstevel@tonic-gate 		if (rep_prefix) {
35167c478bd9Sstevel@tonic-gate 			if (rep_prefix == 0xf2)
35177c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opSIMDrepnz[off];
35187c478bd9Sstevel@tonic-gate 			else
35197c478bd9Sstevel@tonic-gate 				dp = (instable_t *)&dis_opSIMDrepz[off];
35207c478bd9Sstevel@tonic-gate 			rep_prefix = 0;
35217c478bd9Sstevel@tonic-gate 		} else if (opnd_size_prefix) {
35227c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_opSIMDdata16[off];
35237c478bd9Sstevel@tonic-gate 			opnd_size_prefix = 0;
35247c478bd9Sstevel@tonic-gate 			if (opnd_size == SIZE16)
35257c478bd9Sstevel@tonic-gate 				opnd_size = SIZE32;
35267c478bd9Sstevel@tonic-gate 		}
35277c478bd9Sstevel@tonic-gate 		break;
35287c478bd9Sstevel@tonic-gate 
35297aa76ffcSBryan Cantrill 	case MG9:
35307aa76ffcSBryan Cantrill 		/*
35317aa76ffcSBryan Cantrill 		 * More horribleness: the group 9 (0xF0 0xC7) instructions are
35327aa76ffcSBryan Cantrill 		 * allowed an optional prefix of 0x66 or 0xF3.  This is similar
35337aa76ffcSBryan Cantrill 		 * to the SIMD business described above, but with a different
35347aa76ffcSBryan Cantrill 		 * addressing mode (and an indirect table), so we deal with it
35357aa76ffcSBryan Cantrill 		 * separately (if similarly).
3536ebb8ac07SRobert Mustacchi 		 *
3537ebb8ac07SRobert Mustacchi 		 * Intel further complicated this with the release of Ivy Bridge
3538ebb8ac07SRobert Mustacchi 		 * where they overloaded these instructions based on the ModR/M
3539ebb8ac07SRobert Mustacchi 		 * bytes. The VMX instructions have a mode of 0 since they are
3540ebb8ac07SRobert Mustacchi 		 * memory instructions but rdrand instructions have a mode of
3541ebb8ac07SRobert Mustacchi 		 * 0b11 (REG_ONLY) because they only operate on registers. While
3542ebb8ac07SRobert Mustacchi 		 * there are different prefix formats, for now it is sufficient
3543ebb8ac07SRobert Mustacchi 		 * to use a single different table.
35447aa76ffcSBryan Cantrill 		 */
35457aa76ffcSBryan Cantrill 
35467aa76ffcSBryan Cantrill 		/*
35477aa76ffcSBryan Cantrill 		 * Calculate our offset in dis_op0FC7 (the group 9 table)
35487aa76ffcSBryan Cantrill 		 */
35497aa76ffcSBryan Cantrill 		if ((uintptr_t)dp - (uintptr_t)dis_op0FC7 > sizeof (dis_op0FC7))
35507aa76ffcSBryan Cantrill 			goto error;
35517aa76ffcSBryan Cantrill 
35527aa76ffcSBryan Cantrill 		off = ((uintptr_t)dp - (uintptr_t)dis_op0FC7) /
35537aa76ffcSBryan Cantrill 		    sizeof (instable_t);
35547aa76ffcSBryan Cantrill 
3555ebb8ac07SRobert Mustacchi 		/*
3556ebb8ac07SRobert Mustacchi 		 * If we have a mode of 0b11 then we have to rewrite this.
3557ebb8ac07SRobert Mustacchi 		 */
3558ebb8ac07SRobert Mustacchi 		dtrace_get_modrm(x, &mode, &reg, &r_m);
3559ebb8ac07SRobert Mustacchi 		if (mode == REG_ONLY) {
3560ebb8ac07SRobert Mustacchi 			dp = (instable_t *)&dis_op0FC7m3[off];
3561ebb8ac07SRobert Mustacchi 			break;
3562ebb8ac07SRobert Mustacchi 		}
3563ebb8ac07SRobert Mustacchi 
35647aa76ffcSBryan Cantrill 		/*
35657aa76ffcSBryan Cantrill 		 * Rewrite if this instruction used one of the magic prefixes.
35667aa76ffcSBryan Cantrill 		 */
35677aa76ffcSBryan Cantrill 		if (rep_prefix) {
35687aa76ffcSBryan Cantrill 			if (rep_prefix == 0xf3)
35697aa76ffcSBryan Cantrill 				dp = (instable_t *)&dis_opF30FC7[off];
35707aa76ffcSBryan Cantrill 			else
35717aa76ffcSBryan Cantrill 				goto error;
35727aa76ffcSBryan Cantrill 			rep_prefix = 0;
35737aa76ffcSBryan Cantrill 		} else if (opnd_size_prefix) {
35747aa76ffcSBryan Cantrill 			dp = (instable_t *)&dis_op660FC7[off];
35757aa76ffcSBryan Cantrill 			opnd_size_prefix = 0;
35767aa76ffcSBryan Cantrill 			if (opnd_size == SIZE16)
35777aa76ffcSBryan Cantrill 				opnd_size = SIZE32;
35787aa76ffcSBryan Cantrill 		}
35797aa76ffcSBryan Cantrill 		break;
35807aa76ffcSBryan Cantrill 
35817aa76ffcSBryan Cantrill 
35827c478bd9Sstevel@tonic-gate 	case MMOSH:
35837c478bd9Sstevel@tonic-gate 		/*
35847c478bd9Sstevel@tonic-gate 		 * As with the "normal" SIMD instructions, the MMX
35857c478bd9Sstevel@tonic-gate 		 * shuffle instructions are overloaded.  These
35867c478bd9Sstevel@tonic-gate 		 * instructions, however, are special in that they use
35877c478bd9Sstevel@tonic-gate 		 * an extra byte, and thus an extra table.  As of this
35887c478bd9Sstevel@tonic-gate 		 * writing, they only use the opnd_size prefix.
35897c478bd9Sstevel@tonic-gate 		 */
35907c478bd9Sstevel@tonic-gate 
35917c478bd9Sstevel@tonic-gate 		/*
35927c478bd9Sstevel@tonic-gate 		 * Calculate our offset in dis_op0F7123
35937c478bd9Sstevel@tonic-gate 		 */
35947c478bd9Sstevel@tonic-gate 		if ((uintptr_t)dp - (uintptr_t)dis_op0F7123 >
35957c478bd9Sstevel@tonic-gate 		    sizeof (dis_op0F7123))
35967c478bd9Sstevel@tonic-gate 			goto error;
35977c478bd9Sstevel@tonic-gate 
35987c478bd9Sstevel@tonic-gate 		if (opnd_size_prefix) {
35997c478bd9Sstevel@tonic-gate 			off = ((uintptr_t)dp - (uintptr_t)dis_op0F7123) /
36007c478bd9Sstevel@tonic-gate 			    sizeof (instable_t);
36017c478bd9Sstevel@tonic-gate 			dp = (instable_t *)&dis_opSIMD7123[off];
36027c478bd9Sstevel@tonic-gate 			opnd_size_prefix = 0;
36037c478bd9Sstevel@tonic-gate 			if (opnd_size == SIZE16)
36047c478bd9Sstevel@tonic-gate 				opnd_size = SIZE32;
36057c478bd9Sstevel@tonic-gate 		}
36067c478bd9Sstevel@tonic-gate 		break;
3607f8801251Skk 	case MRw:
3608f8801251Skk 		if (rep_prefix) {
3609f8801251Skk 			if (rep_prefix == 0xf3) {
3610f8801251Skk 
3611f8801251Skk 				/*
3612f8801251Skk 				 * Calculate our offset in dis_op0F
3613f8801251Skk 				 */
3614f8801251Skk 				if ((uintptr_t)dp - (uintptr_t)dis_op0F
3615f8801251Skk 				    > sizeof (dis_op0F))
3616f8801251Skk 					goto error;
3617f8801251Skk 
3618f8801251Skk 				off = ((uintptr_t)dp - (uintptr_t)dis_op0F) /
3619f8801251Skk 				    sizeof (instable_t);
3620f8801251Skk 
3621f8801251Skk 				dp = (instable_t *)&dis_opSIMDrepz[off];
3622f8801251Skk 				rep_prefix = 0;
3623f8801251Skk 			} else {
3624f8801251Skk 				goto error;
3625f8801251Skk 			}
3626f8801251Skk 		}
3627f8801251Skk 		break;
36287c478bd9Sstevel@tonic-gate 	}
36297c478bd9Sstevel@tonic-gate 
36307c478bd9Sstevel@tonic-gate 	/*
36317c478bd9Sstevel@tonic-gate 	 * In 64 bit mode, some opcodes automatically use opnd_size == SIZE64.
36327c478bd9Sstevel@tonic-gate 	 */
36337c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE64)
36347c478bd9Sstevel@tonic-gate 		if (dp->it_always64 || (opnd_size == SIZE32 && dp->it_stackop))
36357c478bd9Sstevel@tonic-gate 			opnd_size = SIZE64;
36367c478bd9Sstevel@tonic-gate 
36377c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
36387c478bd9Sstevel@tonic-gate 	/*
36397c478bd9Sstevel@tonic-gate 	 * At this point most instructions can format the opcode mnemonic
36407c478bd9Sstevel@tonic-gate 	 * including the prefixes.
36417c478bd9Sstevel@tonic-gate 	 */
36427c478bd9Sstevel@tonic-gate 	if (lock_prefix)
3643d267098bSdmick 		(void) strlcat(x->d86_mnem, "lock ", OPLEN);
36447c478bd9Sstevel@tonic-gate 
36457c478bd9Sstevel@tonic-gate 	if (rep_prefix == 0xf2)
3646d267098bSdmick 		(void) strlcat(x->d86_mnem, "repnz ", OPLEN);
36477c478bd9Sstevel@tonic-gate 	else if (rep_prefix == 0xf3)
3648d267098bSdmick 		(void) strlcat(x->d86_mnem, "repz ", OPLEN);
36497c478bd9Sstevel@tonic-gate 
36507c478bd9Sstevel@tonic-gate 	if (cpu_mode == SIZE64 && addr_size_prefix)
3651d267098bSdmick 		(void) strlcat(x->d86_mnem, "addr32 ", OPLEN);
36527c478bd9Sstevel@tonic-gate 
36537c478bd9Sstevel@tonic-gate 	if (dp->it_adrmode != CBW &&
36547c478bd9Sstevel@tonic-gate 	    dp->it_adrmode != CWD &&
36557c478bd9Sstevel@tonic-gate 	    dp->it_adrmode != XMMSFNC) {
36567c478bd9Sstevel@tonic-gate 		if (strcmp(dp->it_name, "INVALID") == 0)
36577c478bd9Sstevel@tonic-gate 			goto error;
3658d267098bSdmick 		(void) strlcat(x->d86_mnem, dp->it_name, OPLEN);
3659245ac945SRobert Mustacchi 		if (dp->it_avxsuf && dp->it_suffix) {
3660245ac945SRobert Mustacchi 			(void) strlcat(x->d86_mnem, vex_W != 0 ? "q" : "d",
3661245ac945SRobert Mustacchi 			    OPLEN);
3662245ac945SRobert Mustacchi 		} else if (dp->it_suffix) {
36637c478bd9Sstevel@tonic-gate 			char *types[] = {"", "w", "l", "q"};
36647c478bd9Sstevel@tonic-gate 			if (opcode_bytes == 2 && opcode4 == 4) {
36657c478bd9Sstevel@tonic-gate 				/* It's a cmovx.yy. Replace the suffix x */
36667c478bd9Sstevel@tonic-gate 				for (i = 5; i < OPLEN; i++) {
3667d267098bSdmick 					if (x->d86_mnem[i] == '.')
36687c478bd9Sstevel@tonic-gate 						break;
36697c478bd9Sstevel@tonic-gate 				}
3670d267098bSdmick 				x->d86_mnem[i - 1] = *types[opnd_size];
3671a2f205d0Skk 			} else if ((opnd_size == 2) && (opcode_bytes == 3) &&
3672a2f205d0Skk 			    ((opcode6 == 1 && opcode7 == 6) ||
3673a2f205d0Skk 			    (opcode6 == 2 && opcode7 == 2))) {
3674a2f205d0Skk 				/*
3675a2f205d0Skk 				 * To handle PINSRD and PEXTRD
3676a2f205d0Skk 				 */
3677a2f205d0Skk 				(void) strlcat(x->d86_mnem, "d", OPLEN);
3678dc0093f4Seschrock 			} else {
3679d267098bSdmick 				(void) strlcat(x->d86_mnem, types[opnd_size],
3680dc0093f4Seschrock 				    OPLEN);
3681dc0093f4Seschrock 			}
36827c478bd9Sstevel@tonic-gate 		}
36837c478bd9Sstevel@tonic-gate 	}
36847c478bd9Sstevel@tonic-gate #endif
36857c478bd9Sstevel@tonic-gate 
36867c478bd9Sstevel@tonic-gate 	/*
36877c478bd9Sstevel@tonic-gate 	 * Process operands based on the addressing modes.
36887c478bd9Sstevel@tonic-gate 	 */
36897c478bd9Sstevel@tonic-gate 	x->d86_mode = cpu_mode;
3690ab47273fSEdward Gillett 	/*
3691ab47273fSEdward Gillett 	 * In vex mode the rex_prefix has no meaning
3692ab47273fSEdward Gillett 	 */
3693ab47273fSEdward Gillett 	if (!vex_prefix)
3694ab47273fSEdward Gillett 		x->d86_rex_prefix = rex_prefix;
36957c478bd9Sstevel@tonic-gate 	x->d86_opnd_size = opnd_size;
36967c478bd9Sstevel@tonic-gate 	x->d86_addr_size = addr_size;
36977c478bd9Sstevel@tonic-gate 	vbit = 0;		/* initialize for mem/reg -> reg */
36987c478bd9Sstevel@tonic-gate 	switch (dp->it_adrmode) {
36997c478bd9Sstevel@tonic-gate 		/*
37007c478bd9Sstevel@tonic-gate 		 * amd64 instruction to sign extend 32 bit reg/mem operands
37017c478bd9Sstevel@tonic-gate 		 * into 64 bit register values
37027c478bd9Sstevel@tonic-gate 		 */
37037c478bd9Sstevel@tonic-gate 	case MOVSXZ:
37047c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
37057c478bd9Sstevel@tonic-gate 		if (rex_prefix == 0)
3706d267098bSdmick 			(void) strncpy(x->d86_mnem, "movzld", OPLEN);
37077c478bd9Sstevel@tonic-gate #endif
37087c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
37097c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
37107c478bd9Sstevel@tonic-gate 		x->d86_opnd_size = SIZE64;
37117c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
37127c478bd9Sstevel@tonic-gate 		x->d86_opnd_size = opnd_size = SIZE32;
37137c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
37147c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
37157c478bd9Sstevel@tonic-gate 		break;
37167c478bd9Sstevel@tonic-gate 
37177c478bd9Sstevel@tonic-gate 		/*
37187c478bd9Sstevel@tonic-gate 		 * movsbl movsbw movsbq (0x0FBE) or movswl movswq (0x0FBF)
3719d267098bSdmick 		 * movzbl movzbw movzbq (0x0FB6) or movzwl movzwq (0x0FB7)
37207c478bd9Sstevel@tonic-gate 		 * wbit lives in 2nd byte, note that operands
37217c478bd9Sstevel@tonic-gate 		 * are different sized
37227c478bd9Sstevel@tonic-gate 		 */
37237c478bd9Sstevel@tonic-gate 	case MOVZ:
37247c478bd9Sstevel@tonic-gate 		if (rex_prefix & REX_W) {
37257c478bd9Sstevel@tonic-gate 			/* target register size = 64 bit */
3726d267098bSdmick 			x->d86_mnem[5] = 'q';
37277c478bd9Sstevel@tonic-gate 		}
37287c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
37297c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
37307c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
37317c478bd9Sstevel@tonic-gate 		x->d86_opnd_size = opnd_size = SIZE16;
37327c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode5);
37337c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
37347c478bd9Sstevel@tonic-gate 		break;
3735d0f8ff6eSkk 	case CRC32:
3736d0f8ff6eSkk 		opnd_size = SIZE32;
3737d0f8ff6eSkk 		if (rex_prefix & REX_W)
3738d0f8ff6eSkk 			opnd_size = SIZE64;
3739d0f8ff6eSkk 		x->d86_opnd_size = opnd_size;
3740d0f8ff6eSkk 
3741d0f8ff6eSkk 		dtrace_get_modrm(x, &mode, &reg, &r_m);
3742d0f8ff6eSkk 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
3743d0f8ff6eSkk 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
3744d0f8ff6eSkk 		wbit = WBIT(opcode7);
3745d0f8ff6eSkk 		if (opnd_size_prefix)
3746d0f8ff6eSkk 			x->d86_opnd_size = opnd_size = SIZE16;
3747d0f8ff6eSkk 		dtrace_get_operand(x, mode, r_m, wbit, 0);
3748d0f8ff6eSkk 		break;
374982d5eb48SKrishnendu Sadhukhan - Sun Microsystems 	case MOVBE:
375082d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		opnd_size = SIZE32;
375182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		if (rex_prefix & REX_W)
375282d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			opnd_size = SIZE64;
375382d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		x->d86_opnd_size = opnd_size;
375482d5eb48SKrishnendu Sadhukhan - Sun Microsystems 
375582d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		dtrace_get_modrm(x, &mode, &reg, &r_m);
375682d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
375782d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		wbit = WBIT(opcode7);
375882d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		if (opnd_size_prefix)
375982d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			x->d86_opnd_size = opnd_size = SIZE16;
376082d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		if (wbit) {
376182d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			/* reg -> mem */
376282d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 0);
376382d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			dtrace_get_operand(x, mode, r_m, wbit, 1);
376482d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		} else {
376582d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			/* mem -> reg */
376682d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
376782d5eb48SKrishnendu Sadhukhan - Sun Microsystems 			dtrace_get_operand(x, mode, r_m, wbit, 0);
376882d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		}
376982d5eb48SKrishnendu Sadhukhan - Sun Microsystems 		break;
37707c478bd9Sstevel@tonic-gate 
37717c478bd9Sstevel@tonic-gate 	/*
37727c478bd9Sstevel@tonic-gate 	 * imul instruction, with either 8-bit or longer immediate
37737c478bd9Sstevel@tonic-gate 	 * opcode 0x6B for byte, sign-extended displacement, 0x69 for word(s)
37747c478bd9Sstevel@tonic-gate 	 */
37757c478bd9Sstevel@tonic-gate 	case IMUL:
37767c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
37777c478bd9Sstevel@tonic-gate 		THREEOPERAND(x, mode, reg, r_m, rex_prefix, wbit, LONG_OPND,
3778a2f205d0Skk 		    OPSIZE(opnd_size, opcode2 == 0x9), 1);
37797c478bd9Sstevel@tonic-gate 		break;
37807c478bd9Sstevel@tonic-gate 
37817c478bd9Sstevel@tonic-gate 	/* memory or register operand to register, with 'w' bit	*/
37827c478bd9Sstevel@tonic-gate 	case MRw:
37838889c875SRobert Mustacchi 	case ADX:
37847c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
37857c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 0);
37867c478bd9Sstevel@tonic-gate 		break;
37877c478bd9Sstevel@tonic-gate 
37887c478bd9Sstevel@tonic-gate 	/* register to memory or register operand, with 'w' bit	*/
37897c478bd9Sstevel@tonic-gate 	/* arpl happens to fit here also because it is odd */
37907c478bd9Sstevel@tonic-gate 	case RMw:
37917c478bd9Sstevel@tonic-gate 		if (opcode_bytes == 2)
37927c478bd9Sstevel@tonic-gate 			wbit = WBIT(opcode5);
37937c478bd9Sstevel@tonic-gate 		else
37947c478bd9Sstevel@tonic-gate 			wbit = WBIT(opcode2);
37957c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 1);
37967c478bd9Sstevel@tonic-gate 		break;
37977c478bd9Sstevel@tonic-gate 
37987c478bd9Sstevel@tonic-gate 	/* xaddb instruction */
37997c478bd9Sstevel@tonic-gate 	case XADDB:
38007c478bd9Sstevel@tonic-gate 		wbit = 0;
38017c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 1);
38027c478bd9Sstevel@tonic-gate 		break;
38037c478bd9Sstevel@tonic-gate 
38047c478bd9Sstevel@tonic-gate 	/* MMX register to memory or register operand		*/
38057c478bd9Sstevel@tonic-gate 	case MMS:
38067c478bd9Sstevel@tonic-gate 	case MMOS:
38077c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
38087c478bd9Sstevel@tonic-gate 		wbit = strcmp(dp->it_name, "movd") ? MM_OPND : LONG_OPND;
38097c478bd9Sstevel@tonic-gate #else
38107c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
38117c478bd9Sstevel@tonic-gate #endif
38127c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, MM_OPND, 1);
38137c478bd9Sstevel@tonic-gate 		break;
38147c478bd9Sstevel@tonic-gate 
38157c478bd9Sstevel@tonic-gate 	/* MMX register to memory */
38167c478bd9Sstevel@tonic-gate 	case MMOMS:
38177c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
38187c478bd9Sstevel@tonic-gate 		if (mode == REG_ONLY)
38197c478bd9Sstevel@tonic-gate 			goto error;
38207c478bd9Sstevel@tonic-gate 		wbit = MM_OPND;
38217c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, MM_OPND, 1);
38227c478bd9Sstevel@tonic-gate 		break;
38237c478bd9Sstevel@tonic-gate 
38247c478bd9Sstevel@tonic-gate 	/* Double shift. Has immediate operand specifying the shift. */
38257c478bd9Sstevel@tonic-gate 	case DSHIFT:
38267c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
38277c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
38287c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
38297c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 2);
38307c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
38317c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 1, 0);
38327c478bd9Sstevel@tonic-gate 		break;
38337c478bd9Sstevel@tonic-gate 
38347c478bd9Sstevel@tonic-gate 	/*
38357c478bd9Sstevel@tonic-gate 	 * Double shift. With no immediate operand, specifies using %cl.
38367c478bd9Sstevel@tonic-gate 	 */
38377c478bd9Sstevel@tonic-gate 	case DSHIFTcl:
38387c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
38397c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 1);
38407c478bd9Sstevel@tonic-gate 		break;
38417c478bd9Sstevel@tonic-gate 
38427c478bd9Sstevel@tonic-gate 	/* immediate to memory or register operand */
38437c478bd9Sstevel@tonic-gate 	case IMlw:
38447c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
38457c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
38467c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 1);
38477c478bd9Sstevel@tonic-gate 		/*
38487c478bd9Sstevel@tonic-gate 		 * Have long immediate for opcode 0x81, but not 0x80 nor 0x83
38497c478bd9Sstevel@tonic-gate 		 */
38507c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE(opnd_size, opcode2 == 1), 0);
38517c478bd9Sstevel@tonic-gate 		break;
38527c478bd9Sstevel@tonic-gate 
38537c478bd9Sstevel@tonic-gate 	/* immediate to memory or register operand with the	*/
38547c478bd9Sstevel@tonic-gate 	/* 'w' bit present					*/
38557c478bd9Sstevel@tonic-gate 	case IMw:
38567c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
38577c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
38587c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
38597c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 1);
38607c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE(opnd_size, wbit), 0);
38617c478bd9Sstevel@tonic-gate 		break;
38627c478bd9Sstevel@tonic-gate 
38637c478bd9Sstevel@tonic-gate 	/* immediate to register with register in low 3 bits	*/
38647c478bd9Sstevel@tonic-gate 	/* of op code						*/
38657c478bd9Sstevel@tonic-gate 	case IR:
38667c478bd9Sstevel@tonic-gate 		/* w-bit here (with regs) is bit 3 */
38677c478bd9Sstevel@tonic-gate 		wbit = opcode2 >>3 & 0x1;
38687c478bd9Sstevel@tonic-gate 		reg = REGNO(opcode2);
38697c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, NULL);
38707c478bd9Sstevel@tonic-gate 		mode = REG_ONLY;
38717c478bd9Sstevel@tonic-gate 		r_m = reg;
38727c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 1);
38737c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE64(opnd_size, wbit), 0);
38747c478bd9Sstevel@tonic-gate 		break;
38757c478bd9Sstevel@tonic-gate 
38767c478bd9Sstevel@tonic-gate 	/* MMX immediate shift of register */
38777c478bd9Sstevel@tonic-gate 	case MMSH:
38787c478bd9Sstevel@tonic-gate 	case MMOSH:
38797c478bd9Sstevel@tonic-gate 		wbit = MM_OPND;
38807c478bd9Sstevel@tonic-gate 		goto mm_shift;	/* in next case */
38817c478bd9Sstevel@tonic-gate 
38827c478bd9Sstevel@tonic-gate 	/* SIMD immediate shift of register */
38837c478bd9Sstevel@tonic-gate 	case XMMSH:
38847c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
38857c478bd9Sstevel@tonic-gate mm_shift:
38867c478bd9Sstevel@tonic-gate 		reg = REGNO(opcode7);
38877c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, NULL);
38887c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
38897c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 1, 0);
38907c478bd9Sstevel@tonic-gate 		NOMEM;
38917c478bd9Sstevel@tonic-gate 		break;
38927c478bd9Sstevel@tonic-gate 
38937c478bd9Sstevel@tonic-gate 	/* accumulator to memory operand */
38947c478bd9Sstevel@tonic-gate 	case AO:
38957c478bd9Sstevel@tonic-gate 		vbit = 1;
38967c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
38977c478bd9Sstevel@tonic-gate 
38987c478bd9Sstevel@tonic-gate 	/* memory operand to accumulator */
38997c478bd9Sstevel@tonic-gate 	case OA:
39007c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
39017c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, EAX_REGNO, wbit, 1 - vbit);
39027c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE64(addr_size, LONG_OPND), vbit);
39037c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
39047c478bd9Sstevel@tonic-gate 		x->d86_opnd[vbit].d86_mode = MODE_OFFSET;
39057c478bd9Sstevel@tonic-gate #endif
39067c478bd9Sstevel@tonic-gate 		break;
39077c478bd9Sstevel@tonic-gate 
39087c478bd9Sstevel@tonic-gate 
39097c478bd9Sstevel@tonic-gate 	/* segment register to memory or register operand */
39107c478bd9Sstevel@tonic-gate 	case SM:
39117c478bd9Sstevel@tonic-gate 		vbit = 1;
39127c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
39137c478bd9Sstevel@tonic-gate 
39147c478bd9Sstevel@tonic-gate 	/* memory or register operand to segment register */
39157c478bd9Sstevel@tonic-gate 	case MS:
39167c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
39177c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
39187c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, LONG_OPND, vbit);
39197c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, SEG_OPND, 1 - vbit);
39207c478bd9Sstevel@tonic-gate 		break;
39217c478bd9Sstevel@tonic-gate 
39227c478bd9Sstevel@tonic-gate 	/*
39237c478bd9Sstevel@tonic-gate 	 * rotate or shift instructions, which may shift by 1 or
39247c478bd9Sstevel@tonic-gate 	 * consult the cl register, depending on the 'v' bit
39257c478bd9Sstevel@tonic-gate 	 */
39267c478bd9Sstevel@tonic-gate 	case Mv:
39277c478bd9Sstevel@tonic-gate 		vbit = VBIT(opcode2);
39287c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
39297c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
39307c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 1);
39317c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
39327c478bd9Sstevel@tonic-gate 		if (vbit) {
3933dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "%cl", OPLEN);
39347c478bd9Sstevel@tonic-gate 		} else {
39357c478bd9Sstevel@tonic-gate 			x->d86_opnd[0].d86_mode = MODE_SIGNED;
39367c478bd9Sstevel@tonic-gate 			x->d86_opnd[0].d86_value_size = 1;
39377c478bd9Sstevel@tonic-gate 			x->d86_opnd[0].d86_value = 1;
39387c478bd9Sstevel@tonic-gate 		}
39397c478bd9Sstevel@tonic-gate #endif
39407c478bd9Sstevel@tonic-gate 		break;
39417c478bd9Sstevel@tonic-gate 	/*
39427c478bd9Sstevel@tonic-gate 	 * immediate rotate or shift instructions
39437c478bd9Sstevel@tonic-gate 	 */
39447c478bd9Sstevel@tonic-gate 	case MvI:
39457c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
39467c478bd9Sstevel@tonic-gate normal_imm_mem:
39477c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
39487c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 1);
39497c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 1, 0);
39507c478bd9Sstevel@tonic-gate 		break;
39517c478bd9Sstevel@tonic-gate 
39527c478bd9Sstevel@tonic-gate 	/* bit test instructions */
39537c478bd9Sstevel@tonic-gate 	case MIb:
39547c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
39557c478bd9Sstevel@tonic-gate 		goto normal_imm_mem;
39567c478bd9Sstevel@tonic-gate 
39577c478bd9Sstevel@tonic-gate 	/* single memory or register operand with 'w' bit present */
39587c478bd9Sstevel@tonic-gate 	case Mw:
39597c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
39607c478bd9Sstevel@tonic-gate just_mem:
39617c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
39627c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
39637c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
39647c478bd9Sstevel@tonic-gate 		break;
39657c478bd9Sstevel@tonic-gate 
3966eb23829fSBryan Cantrill 	case SWAPGS_RDTSCP:
39677c478bd9Sstevel@tonic-gate 		if (cpu_mode == SIZE64 && mode == 3 && r_m == 0) {
39687c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
3969d267098bSdmick 			(void) strncpy(x->d86_mnem, "swapgs", OPLEN);
3970eb23829fSBryan Cantrill #endif
3971eb23829fSBryan Cantrill 			NOMEM;
3972eb23829fSBryan Cantrill 			break;
3973eb23829fSBryan Cantrill 		} else if (mode == 3 && r_m == 1) {
3974eb23829fSBryan Cantrill #ifdef DIS_TEXT
3975eb23829fSBryan Cantrill 			(void) strncpy(x->d86_mnem, "rdtscp", OPLEN);
39767c478bd9Sstevel@tonic-gate #endif
39777c478bd9Sstevel@tonic-gate 			NOMEM;
39787c478bd9Sstevel@tonic-gate 			break;
39797c478bd9Sstevel@tonic-gate 		}
3980eb23829fSBryan Cantrill 
39817c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
39827c478bd9Sstevel@tonic-gate 
39837c478bd9Sstevel@tonic-gate 	/* prefetch instruction - memory operand, but no memory acess */
39847c478bd9Sstevel@tonic-gate 	case PREF:
39857c478bd9Sstevel@tonic-gate 		NOMEM;
39867c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
39877c478bd9Sstevel@tonic-gate 
39887c478bd9Sstevel@tonic-gate 	/* single memory or register operand */
39897c478bd9Sstevel@tonic-gate 	case M:
39907aa76ffcSBryan Cantrill 	case MG9:
39917c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
39927c478bd9Sstevel@tonic-gate 		goto just_mem;
39937c478bd9Sstevel@tonic-gate 
39947c478bd9Sstevel@tonic-gate 	/* single memory or register byte operand */
39957c478bd9Sstevel@tonic-gate 	case Mb:
39967c478bd9Sstevel@tonic-gate 		wbit = BYTE_OPND;
39977c478bd9Sstevel@tonic-gate 		goto just_mem;
39987c478bd9Sstevel@tonic-gate 
39997aa76ffcSBryan Cantrill 	case VMx:
40007aa76ffcSBryan Cantrill 		if (mode == 3) {
40017aa76ffcSBryan Cantrill #ifdef DIS_TEXT
40027aa76ffcSBryan Cantrill 			char *vminstr;
40037aa76ffcSBryan Cantrill 
40047aa76ffcSBryan Cantrill 			switch (r_m) {
40057aa76ffcSBryan Cantrill 			case 1:
40067aa76ffcSBryan Cantrill 				vminstr = "vmcall";
40077aa76ffcSBryan Cantrill 				break;
40087aa76ffcSBryan Cantrill 			case 2:
40097aa76ffcSBryan Cantrill 				vminstr = "vmlaunch";
40107aa76ffcSBryan Cantrill 				break;
40117aa76ffcSBryan Cantrill 			case 3:
40127aa76ffcSBryan Cantrill 				vminstr = "vmresume";
40137aa76ffcSBryan Cantrill 				break;
40147aa76ffcSBryan Cantrill 			case 4:
40157aa76ffcSBryan Cantrill 				vminstr = "vmxoff";
40167aa76ffcSBryan Cantrill 				break;
40177aa76ffcSBryan Cantrill 			default:
40187aa76ffcSBryan Cantrill 				goto error;
40197aa76ffcSBryan Cantrill 			}
40207aa76ffcSBryan Cantrill 
40217aa76ffcSBryan Cantrill 			(void) strncpy(x->d86_mnem, vminstr, OPLEN);
40227aa76ffcSBryan Cantrill #else
40237aa76ffcSBryan Cantrill 			if (r_m < 1 || r_m > 4)
40247aa76ffcSBryan Cantrill 				goto error;
40257aa76ffcSBryan Cantrill #endif
40267aa76ffcSBryan Cantrill 
40277aa76ffcSBryan Cantrill 			NOMEM;
40287aa76ffcSBryan Cantrill 			break;
40297aa76ffcSBryan Cantrill 		}
40307aa76ffcSBryan Cantrill 		/*FALLTHROUGH*/
403170dc7639SRichard Lowe 	case SVM:
403270dc7639SRichard Lowe 		if (mode == 3) {
403370dc7639SRichard Lowe #if DIS_TEXT
403470dc7639SRichard Lowe 			char *vinstr;
403570dc7639SRichard Lowe 
403670dc7639SRichard Lowe 			switch (r_m) {
403770dc7639SRichard Lowe 			case 0:
403870dc7639SRichard Lowe 				vinstr = "vmrun";
403970dc7639SRichard Lowe 				break;
404070dc7639SRichard Lowe 			case 1:
404170dc7639SRichard Lowe 				vinstr = "vmmcall";
404270dc7639SRichard Lowe 				break;
404370dc7639SRichard Lowe 			case 2:
404470dc7639SRichard Lowe 				vinstr = "vmload";
404570dc7639SRichard Lowe 				break;
404670dc7639SRichard Lowe 			case 3:
404770dc7639SRichard Lowe 				vinstr = "vmsave";
404870dc7639SRichard Lowe 				break;
404970dc7639SRichard Lowe 			case 4:
405070dc7639SRichard Lowe 				vinstr = "stgi";
405170dc7639SRichard Lowe 				break;
405270dc7639SRichard Lowe 			case 5:
405370dc7639SRichard Lowe 				vinstr = "clgi";
405470dc7639SRichard Lowe 				break;
405570dc7639SRichard Lowe 			case 6:
405670dc7639SRichard Lowe 				vinstr = "skinit";
405770dc7639SRichard Lowe 				break;
405870dc7639SRichard Lowe 			case 7:
405970dc7639SRichard Lowe 				vinstr = "invlpga";
406070dc7639SRichard Lowe 				break;
406170dc7639SRichard Lowe 			}
406270dc7639SRichard Lowe 
406370dc7639SRichard Lowe 			(void) strncpy(x->d86_mnem, vinstr, OPLEN);
406470dc7639SRichard Lowe #endif
406570dc7639SRichard Lowe 			NOMEM;
406670dc7639SRichard Lowe 			break;
406770dc7639SRichard Lowe 		}
406870dc7639SRichard Lowe 		/*FALLTHROUGH*/
4069f8801251Skk 	case MONITOR_MWAIT:
4070f8801251Skk 		if (mode == 3) {
4071f8801251Skk 			if (r_m == 0) {
4072f8801251Skk #ifdef DIS_TEXT
4073f8801251Skk 				(void) strncpy(x->d86_mnem, "monitor", OPLEN);
4074f8801251Skk #endif
4075f8801251Skk 				NOMEM;
4076f8801251Skk 				break;
4077f8801251Skk 			} else if (r_m == 1) {
4078f8801251Skk #ifdef DIS_TEXT
4079f8801251Skk 				(void) strncpy(x->d86_mnem, "mwait", OPLEN);
40808889c875SRobert Mustacchi #endif
40818889c875SRobert Mustacchi 				NOMEM;
40828889c875SRobert Mustacchi 				break;
40838889c875SRobert Mustacchi 			} else if (r_m == 2) {
40848889c875SRobert Mustacchi #ifdef DIS_TEXT
40858889c875SRobert Mustacchi 				(void) strncpy(x->d86_mnem, "clac", OPLEN);
40868889c875SRobert Mustacchi #endif
40878889c875SRobert Mustacchi 				NOMEM;
40888889c875SRobert Mustacchi 				break;
40898889c875SRobert Mustacchi 			} else if (r_m == 3) {
40908889c875SRobert Mustacchi #ifdef DIS_TEXT
40918889c875SRobert Mustacchi 				(void) strncpy(x->d86_mnem, "stac", OPLEN);
4092f8801251Skk #endif
4093f8801251Skk 				NOMEM;
4094f8801251Skk 				break;
4095f8801251Skk 			} else {
4096f8801251Skk 				goto error;
4097f8801251Skk 			}
4098f8801251Skk 		}
4099f8801251Skk 		/*FALLTHROUGH*/
4100ab47273fSEdward Gillett 	case XGETBV_XSETBV:
4101ab47273fSEdward Gillett 		if (mode == 3) {
4102ab47273fSEdward Gillett 			if (r_m == 0) {
4103ab47273fSEdward Gillett #ifdef DIS_TEXT
4104ab47273fSEdward Gillett 				(void) strncpy(x->d86_mnem, "xgetbv", OPLEN);
4105ab47273fSEdward Gillett #endif
4106ab47273fSEdward Gillett 				NOMEM;
4107ab47273fSEdward Gillett 				break;
4108ab47273fSEdward Gillett 			} else if (r_m == 1) {
4109ab47273fSEdward Gillett #ifdef DIS_TEXT
4110ab47273fSEdward Gillett 				(void) strncpy(x->d86_mnem, "xsetbv", OPLEN);
4111ab47273fSEdward Gillett #endif
4112ab47273fSEdward Gillett 				NOMEM;
4113ab47273fSEdward Gillett 				break;
4114ab47273fSEdward Gillett 			} else {
4115ab47273fSEdward Gillett 				goto error;
4116ab47273fSEdward Gillett 			}
4117f8801251Skk 
4118ab47273fSEdward Gillett 		}
4119ab47273fSEdward Gillett 		/*FALLTHROUGH*/
41207c478bd9Sstevel@tonic-gate 	case MO:
41217c478bd9Sstevel@tonic-gate 		/* Similar to M, but only memory (no direct registers) */
41227c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
41237c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
41247c478bd9Sstevel@tonic-gate 		if (mode == 3)
41257c478bd9Sstevel@tonic-gate 			goto error;
41267c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
41277c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
41287c478bd9Sstevel@tonic-gate 		break;
41297c478bd9Sstevel@tonic-gate 
41307c478bd9Sstevel@tonic-gate 	/* move special register to register or reverse if vbit */
41317c478bd9Sstevel@tonic-gate 	case SREG:
41327c478bd9Sstevel@tonic-gate 		switch (opcode5) {
41337c478bd9Sstevel@tonic-gate 
41347c478bd9Sstevel@tonic-gate 		case 2:
41357c478bd9Sstevel@tonic-gate 			vbit = 1;
41367c478bd9Sstevel@tonic-gate 			/*FALLTHROUGH*/
41377c478bd9Sstevel@tonic-gate 		case 0:
41387c478bd9Sstevel@tonic-gate 			wbit = CONTROL_OPND;
41397c478bd9Sstevel@tonic-gate 			break;
41407c478bd9Sstevel@tonic-gate 
41417c478bd9Sstevel@tonic-gate 		case 3:
41427c478bd9Sstevel@tonic-gate 			vbit = 1;
41437c478bd9Sstevel@tonic-gate 			/*FALLTHROUGH*/
41447c478bd9Sstevel@tonic-gate 		case 1:
41457c478bd9Sstevel@tonic-gate 			wbit = DEBUG_OPND;
41467c478bd9Sstevel@tonic-gate 			break;
41477c478bd9Sstevel@tonic-gate 
41487c478bd9Sstevel@tonic-gate 		case 6:
41497c478bd9Sstevel@tonic-gate 			vbit = 1;
41507c478bd9Sstevel@tonic-gate 			/*FALLTHROUGH*/
41517c478bd9Sstevel@tonic-gate 		case 4:
41527c478bd9Sstevel@tonic-gate 			wbit = TEST_OPND;
41537c478bd9Sstevel@tonic-gate 			break;
41547c478bd9Sstevel@tonic-gate 
41557c478bd9Sstevel@tonic-gate 		}
41567c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
41577c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
41587c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, wbit, vbit);
41597c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, r_m, LONG_OPND, 1 - vbit);
41607c478bd9Sstevel@tonic-gate 		NOMEM;
41617c478bd9Sstevel@tonic-gate 		break;
41627c478bd9Sstevel@tonic-gate 
41637c478bd9Sstevel@tonic-gate 	/*
41647c478bd9Sstevel@tonic-gate 	 * single register operand with register in the low 3
41657c478bd9Sstevel@tonic-gate 	 * bits of op code
41667c478bd9Sstevel@tonic-gate 	 */
41677c478bd9Sstevel@tonic-gate 	case R:
41687c478bd9Sstevel@tonic-gate 		if (opcode_bytes == 2)
41697c478bd9Sstevel@tonic-gate 			reg = REGNO(opcode5);
41707c478bd9Sstevel@tonic-gate 		else
41717c478bd9Sstevel@tonic-gate 			reg = REGNO(opcode2);
41727c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, NULL);
41737c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 0);
41747c478bd9Sstevel@tonic-gate 		NOMEM;
41757c478bd9Sstevel@tonic-gate 		break;
41767c478bd9Sstevel@tonic-gate 
41777c478bd9Sstevel@tonic-gate 	/*
41787c478bd9Sstevel@tonic-gate 	 * register to accumulator with register in the low 3
41797c478bd9Sstevel@tonic-gate 	 * bits of op code, xchg instructions
41807c478bd9Sstevel@tonic-gate 	 */
41817c478bd9Sstevel@tonic-gate 	case RA:
41827c478bd9Sstevel@tonic-gate 		NOMEM;
41837c478bd9Sstevel@tonic-gate 		reg = REGNO(opcode2);
41847c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, NULL);
41857c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 0);
41867c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, EAX_REGNO, LONG_OPND, 1);
41877c478bd9Sstevel@tonic-gate 		break;
41887c478bd9Sstevel@tonic-gate 
41897c478bd9Sstevel@tonic-gate 	/*
41907c478bd9Sstevel@tonic-gate 	 * single segment register operand, with register in
41917c478bd9Sstevel@tonic-gate 	 * bits 3-4 of op code byte
41927c478bd9Sstevel@tonic-gate 	 */
41937c478bd9Sstevel@tonic-gate 	case SEG:
41947c478bd9Sstevel@tonic-gate 		NOMEM;
41957c478bd9Sstevel@tonic-gate 		reg = (x->d86_bytes[x->d86_len - 1] >> 3) & 0x3;
41967c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, SEG_OPND, 0);
41977c478bd9Sstevel@tonic-gate 		break;
41987c478bd9Sstevel@tonic-gate 
41997c478bd9Sstevel@tonic-gate 	/*
42007c478bd9Sstevel@tonic-gate 	 * single segment register operand, with register in
42017c478bd9Sstevel@tonic-gate 	 * bits 3-5 of op code
42027c478bd9Sstevel@tonic-gate 	 */
42037c478bd9Sstevel@tonic-gate 	case LSEG:
42047c478bd9Sstevel@tonic-gate 		NOMEM;
42057c478bd9Sstevel@tonic-gate 		/* long seg reg from opcode */
42067c478bd9Sstevel@tonic-gate 		reg = (x->d86_bytes[x->d86_len - 1] >> 3) & 0x7;
42077c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, SEG_OPND, 0);
42087c478bd9Sstevel@tonic-gate 		break;
42097c478bd9Sstevel@tonic-gate 
42107c478bd9Sstevel@tonic-gate 	/* memory or register operand to register */
42117c478bd9Sstevel@tonic-gate 	case MR:
4212ab47273fSEdward Gillett 		if (vex_prefetch)
4213ab47273fSEdward Gillett 			x->d86_got_modrm = 1;
42147c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42157c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 0);
42167c478bd9Sstevel@tonic-gate 		break;
42177c478bd9Sstevel@tonic-gate 
42187c478bd9Sstevel@tonic-gate 	case RM:
42197aa76ffcSBryan Cantrill 	case RM_66r:
42207c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42217c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 1);
42227c478bd9Sstevel@tonic-gate 		break;
42237c478bd9Sstevel@tonic-gate 
42247c478bd9Sstevel@tonic-gate 	/* MMX/SIMD-Int memory or mm reg to mm reg		*/
42257c478bd9Sstevel@tonic-gate 	case MM:
42267c478bd9Sstevel@tonic-gate 	case MMO:
42277c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
42287c478bd9Sstevel@tonic-gate 		wbit = strcmp(dp->it_name, "movd") ? MM_OPND : LONG_OPND;
42297c478bd9Sstevel@tonic-gate #else
42307c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42317c478bd9Sstevel@tonic-gate #endif
42327c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, MM_OPND, 0);
42337c478bd9Sstevel@tonic-gate 		break;
42347c478bd9Sstevel@tonic-gate 
42357c478bd9Sstevel@tonic-gate 	case MMOIMPL:
42367c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
42377c478bd9Sstevel@tonic-gate 		wbit = strcmp(dp->it_name, "movd") ? MM_OPND : LONG_OPND;
42387c478bd9Sstevel@tonic-gate #else
42397c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42407c478bd9Sstevel@tonic-gate #endif
42417c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
42427c478bd9Sstevel@tonic-gate 		if (mode != REG_ONLY)
42437c478bd9Sstevel@tonic-gate 			goto error;
42447c478bd9Sstevel@tonic-gate 
42457c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
42467c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
42477c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, MM_OPND, 1);
42487c478bd9Sstevel@tonic-gate 		mode = 0;	/* change for memory access size... */
42497c478bd9Sstevel@tonic-gate 		break;
42507c478bd9Sstevel@tonic-gate 
42517c478bd9Sstevel@tonic-gate 	/* MMX/SIMD-Int and SIMD-FP predicated mm reg to r32 */
42527c478bd9Sstevel@tonic-gate 	case MMO3P:
42537c478bd9Sstevel@tonic-gate 		wbit = MM_OPND;
42547c478bd9Sstevel@tonic-gate 		goto xmm3p;
42557c478bd9Sstevel@tonic-gate 	case XMM3P:
42567c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
42577c478bd9Sstevel@tonic-gate xmm3p:
42587c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
42597c478bd9Sstevel@tonic-gate 		if (mode != REG_ONLY)
42607c478bd9Sstevel@tonic-gate 			goto error;
42617c478bd9Sstevel@tonic-gate 
4262a2f205d0Skk 		THREEOPERAND(x, mode, reg, r_m, rex_prefix, wbit, LONG_OPND, 1,
4263a2f205d0Skk 		    1);
42647c478bd9Sstevel@tonic-gate 		NOMEM;
42657c478bd9Sstevel@tonic-gate 		break;
42667c478bd9Sstevel@tonic-gate 
4267d0f8ff6eSkk 	case XMM3PM_66r:
4268a2f205d0Skk 		THREEOPERAND(x, mode, reg, r_m, rex_prefix, LONG_OPND, XMM_OPND,
4269a2f205d0Skk 		    1, 0);
4270d0f8ff6eSkk 		break;
4271d0f8ff6eSkk 
42727c478bd9Sstevel@tonic-gate 	/* MMX/SIMD-Int predicated r32/mem to mm reg */
42737c478bd9Sstevel@tonic-gate 	case MMOPRM:
42747c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42757c478bd9Sstevel@tonic-gate 		w2 = MM_OPND;
42767c478bd9Sstevel@tonic-gate 		goto xmmprm;
42777c478bd9Sstevel@tonic-gate 	case XMMPRM:
4278d0f8ff6eSkk 	case XMMPRM_66r:
42797c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
42807c478bd9Sstevel@tonic-gate 		w2 = XMM_OPND;
42817c478bd9Sstevel@tonic-gate xmmprm:
4282a2f205d0Skk 		THREEOPERAND(x, mode, reg, r_m, rex_prefix, wbit, w2, 1, 1);
42837c478bd9Sstevel@tonic-gate 		break;
42847c478bd9Sstevel@tonic-gate 
42857c478bd9Sstevel@tonic-gate 	/* MMX/SIMD-Int predicated mm/mem to mm reg */
42867c478bd9Sstevel@tonic-gate 	case MMOPM:
4287d0f8ff6eSkk 	case MMOPM_66o:
42887c478bd9Sstevel@tonic-gate 		wbit = w2 = MM_OPND;
42897c478bd9Sstevel@tonic-gate 		goto xmmprm;
42907c478bd9Sstevel@tonic-gate 
42917c478bd9Sstevel@tonic-gate 	/* MMX/SIMD-Int mm reg to r32 */
42927c478bd9Sstevel@tonic-gate 	case MMOM3:
42937c478bd9Sstevel@tonic-gate 		NOMEM;
42947c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
42957c478bd9Sstevel@tonic-gate 		if (mode != REG_ONLY)
42967c478bd9Sstevel@tonic-gate 			goto error;
42977c478bd9Sstevel@tonic-gate 		wbit = MM_OPND;
42987c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, LONG_OPND, 0);
42997c478bd9Sstevel@tonic-gate 		break;
43007c478bd9Sstevel@tonic-gate 
43017c478bd9Sstevel@tonic-gate 	/* SIMD memory or xmm reg operand to xmm reg		*/
43027c478bd9Sstevel@tonic-gate 	case XMM:
4303d0f8ff6eSkk 	case XMM_66o:
4304d0f8ff6eSkk 	case XMM_66r:
43057c478bd9Sstevel@tonic-gate 	case XMMO:
43067c478bd9Sstevel@tonic-gate 	case XMMXIMPL:
43077c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
43087c478bd9Sstevel@tonic-gate 		STANDARD_MODRM(x, mode, reg, r_m, rex_prefix, wbit, 0);
43097c478bd9Sstevel@tonic-gate 
43107c478bd9Sstevel@tonic-gate 		if (dp->it_adrmode == XMMXIMPL && mode != REG_ONLY)
43117c478bd9Sstevel@tonic-gate 			goto error;
43127c478bd9Sstevel@tonic-gate 
43137c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
43147c478bd9Sstevel@tonic-gate 		/*
43157c478bd9Sstevel@tonic-gate 		 * movlps and movhlps share opcodes.  They differ in the
43167c478bd9Sstevel@tonic-gate 		 * addressing modes allowed for their operands.
43177c478bd9Sstevel@tonic-gate 		 * movhps and movlhps behave similarly.
43187c478bd9Sstevel@tonic-gate 		 */
43197c478bd9Sstevel@tonic-gate 		if (mode == REG_ONLY) {
43207c478bd9Sstevel@tonic-gate 			if (strcmp(dp->it_name, "movlps") == 0)
4321d267098bSdmick 				(void) strncpy(x->d86_mnem, "movhlps", OPLEN);
43227c478bd9Sstevel@tonic-gate 			else if (strcmp(dp->it_name, "movhps") == 0)
4323d267098bSdmick 				(void) strncpy(x->d86_mnem, "movlhps", OPLEN);
43247c478bd9Sstevel@tonic-gate 		}
43257c478bd9Sstevel@tonic-gate #endif
43267c478bd9Sstevel@tonic-gate 		if (dp->it_adrmode == XMMXIMPL)
43277c478bd9Sstevel@tonic-gate 			mode = 0;	/* change for memory access size... */
43287c478bd9Sstevel@tonic-gate 		break;
43297c478bd9Sstevel@tonic-gate 
43307c478bd9Sstevel@tonic-gate 	/* SIMD xmm reg to memory or xmm reg */
43317c478bd9Sstevel@tonic-gate 	case XMMS:
43327c478bd9Sstevel@tonic-gate 	case XMMOS:
43337c478bd9Sstevel@tonic-gate 	case XMMMS:
43347c478bd9Sstevel@tonic-gate 	case XMMOMS:
43357c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
43367c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
43377c478bd9Sstevel@tonic-gate 		if ((strcmp(dp->it_name, "movlps") == 0 ||
43387c478bd9Sstevel@tonic-gate 		    strcmp(dp->it_name, "movhps") == 0 ||
43397c478bd9Sstevel@tonic-gate 		    strcmp(dp->it_name, "movntps") == 0) &&
43407c478bd9Sstevel@tonic-gate 		    mode == REG_ONLY)
43417c478bd9Sstevel@tonic-gate 			goto error;
43427c478bd9Sstevel@tonic-gate #endif
43437c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
43447c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 1);
43457c478bd9Sstevel@tonic-gate 		break;
43467c478bd9Sstevel@tonic-gate 
43477c478bd9Sstevel@tonic-gate 	/* SIMD memory to xmm reg */
43487c478bd9Sstevel@tonic-gate 	case XMMM:
4349d0f8ff6eSkk 	case XMMM_66r:
43507c478bd9Sstevel@tonic-gate 	case XMMOM:
43517c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
43527c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
43537c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
43547c478bd9Sstevel@tonic-gate 		if (mode == REG_ONLY) {
43557c478bd9Sstevel@tonic-gate 			if (strcmp(dp->it_name, "movhps") == 0)
4356d267098bSdmick 				(void) strncpy(x->d86_mnem, "movlhps", OPLEN);
43577c478bd9Sstevel@tonic-gate 			else
43587c478bd9Sstevel@tonic-gate 				goto error;
43597c478bd9Sstevel@tonic-gate 		}
43607c478bd9Sstevel@tonic-gate #endif
43617c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 0);
43627c478bd9Sstevel@tonic-gate 		break;
43637c478bd9Sstevel@tonic-gate 
43647c478bd9Sstevel@tonic-gate 	/* SIMD memory or r32 to xmm reg			*/
43657c478bd9Sstevel@tonic-gate 	case XMM3MX:
43667c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
43677c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 0);
43687c478bd9Sstevel@tonic-gate 		break;
43697c478bd9Sstevel@tonic-gate 
43707c478bd9Sstevel@tonic-gate 	case XMM3MXS:
43717c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
43727c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 1);
43737c478bd9Sstevel@tonic-gate 		break;
43747c478bd9Sstevel@tonic-gate 
43757c478bd9Sstevel@tonic-gate 	/* SIMD memory or mm reg to xmm reg			*/
43767c478bd9Sstevel@tonic-gate 	case XMMOMX:
43777c478bd9Sstevel@tonic-gate 	/* SIMD mm to xmm */
43787c478bd9Sstevel@tonic-gate 	case XMMMX:
43797c478bd9Sstevel@tonic-gate 		wbit = MM_OPND;
43807c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 0);
43817c478bd9Sstevel@tonic-gate 		break;
43827c478bd9Sstevel@tonic-gate 
43837c478bd9Sstevel@tonic-gate 	/* SIMD memory or xmm reg to mm reg			*/
43847c478bd9Sstevel@tonic-gate 	case XMMXMM:
43857c478bd9Sstevel@tonic-gate 	case XMMOXMM:
43867c478bd9Sstevel@tonic-gate 	case XMMXM:
43877c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
43887c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, MM_OPND, 0);
43897c478bd9Sstevel@tonic-gate 		break;
43907c478bd9Sstevel@tonic-gate 
43917c478bd9Sstevel@tonic-gate 
43927c478bd9Sstevel@tonic-gate 	/* SIMD memory or xmm reg to r32			*/
43937c478bd9Sstevel@tonic-gate 	case XMMXM3:
43947c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
43957c478bd9Sstevel@tonic-gate 		MIXED_MM(x, mode, reg, r_m, rex_prefix, wbit, LONG_OPND, 0);
43967c478bd9Sstevel@tonic-gate 		break;
43977c478bd9Sstevel@tonic-gate 
43987c478bd9Sstevel@tonic-gate 	/* SIMD xmm to r32					*/
43997c478bd9Sstevel@tonic-gate 	case XMMX3:
44007c478bd9Sstevel@tonic-gate 	case XMMOX3:
44017c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
44027c478bd9Sstevel@tonic-gate 		if (mode != REG_ONLY)
44037c478bd9Sstevel@tonic-gate 			goto error;
44047c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
44057c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, XMM_OPND, 0);
44067c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, 1);
44077c478bd9Sstevel@tonic-gate 		NOMEM;
44087c478bd9Sstevel@tonic-gate 		break;
44097c478bd9Sstevel@tonic-gate 
44107c478bd9Sstevel@tonic-gate 	/* SIMD predicated memory or xmm reg with/to xmm reg */
44117c478bd9Sstevel@tonic-gate 	case XMMP:
4412d0f8ff6eSkk 	case XMMP_66r:
4413d0f8ff6eSkk 	case XMMP_66o:
44147c478bd9Sstevel@tonic-gate 	case XMMOPM:
44157c478bd9Sstevel@tonic-gate 		wbit = XMM_OPND;
4416a2f205d0Skk 		THREEOPERAND(x, mode, reg, r_m, rex_prefix, wbit, XMM_OPND, 1,
4417a2f205d0Skk 		    1);
44187c478bd9Sstevel@tonic-gate 
44197c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
44207c478bd9Sstevel@tonic-gate 		/*
44217c478bd9Sstevel@tonic-gate 		 * cmpps and cmpss vary their instruction name based
44227c478bd9Sstevel@tonic-gate 		 * on the value of imm8.  Other XMMP instructions,
44237c478bd9Sstevel@tonic-gate 		 * such as shufps, require explicit specification of
44247c478bd9Sstevel@tonic-gate 		 * the predicate.
44257c478bd9Sstevel@tonic-gate 		 */
44267c478bd9Sstevel@tonic-gate 		if (dp->it_name[0] == 'c' &&
44277c478bd9Sstevel@tonic-gate 		    dp->it_name[1] == 'm' &&
44287c478bd9Sstevel@tonic-gate 		    dp->it_name[2] == 'p' &&
44297c478bd9Sstevel@tonic-gate 		    strlen(dp->it_name) == 5) {
44307c478bd9Sstevel@tonic-gate 			uchar_t pred = x->d86_opnd[0].d86_value & 0xff;
44317c478bd9Sstevel@tonic-gate 
44327c478bd9Sstevel@tonic-gate 			if (pred >= (sizeof (dis_PREDSUFFIX) / sizeof (char *)))
44337c478bd9Sstevel@tonic-gate 				goto error;
44347c478bd9Sstevel@tonic-gate 
4435d267098bSdmick 			(void) strncpy(x->d86_mnem, "cmp", OPLEN);
4436d267098bSdmick 			(void) strlcat(x->d86_mnem, dis_PREDSUFFIX[pred],
44377c478bd9Sstevel@tonic-gate 			    OPLEN);
4438d267098bSdmick 			(void) strlcat(x->d86_mnem,
44397c478bd9Sstevel@tonic-gate 			    dp->it_name + strlen(dp->it_name) - 2,
44407c478bd9Sstevel@tonic-gate 			    OPLEN);
44417c478bd9Sstevel@tonic-gate 			x->d86_opnd[0] = x->d86_opnd[1];
44427c478bd9Sstevel@tonic-gate 			x->d86_opnd[1] = x->d86_opnd[2];
44437c478bd9Sstevel@tonic-gate 			x->d86_numopnds = 2;
44447c478bd9Sstevel@tonic-gate 		}
44457c478bd9Sstevel@tonic-gate #endif
44467c478bd9Sstevel@tonic-gate 		break;
44477c478bd9Sstevel@tonic-gate 
4448f8801251Skk 	case XMMX2I:
4449f8801251Skk 		FOUROPERAND(x, mode, reg, r_m, rex_prefix, XMM_OPND, XMM_OPND,
4450f8801251Skk 		    1);
4451f8801251Skk 		NOMEM;
4452f8801251Skk 		break;
4453f8801251Skk 
4454f8801251Skk 	case XMM2I:
4455f8801251Skk 		ONEOPERAND_TWOIMM(x, mode, reg, r_m, rex_prefix, XMM_OPND, 1);
4456f8801251Skk 		NOMEM;
4457f8801251Skk 		break;
4458f8801251Skk 
44597c478bd9Sstevel@tonic-gate 	/* immediate operand to accumulator */
44607c478bd9Sstevel@tonic-gate 	case IA:
44617c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
44627c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, EAX_REGNO, wbit, 1);
44637c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE(opnd_size, wbit), 0);
44647c478bd9Sstevel@tonic-gate 		NOMEM;
44657c478bd9Sstevel@tonic-gate 		break;
44667c478bd9Sstevel@tonic-gate 
44677c478bd9Sstevel@tonic-gate 	/* memory or register operand to accumulator */
44687c478bd9Sstevel@tonic-gate 	case MA:
44697c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
44707c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
44717c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, wbit, 0);
44727c478bd9Sstevel@tonic-gate 		break;
44737c478bd9Sstevel@tonic-gate 
44747c478bd9Sstevel@tonic-gate 	/* si register to di register used to reference memory		*/
44757c478bd9Sstevel@tonic-gate 	case SD:
44767c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
44777c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 0);
44787c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 2;
44797c478bd9Sstevel@tonic-gate 		if (addr_size == SIZE64) {
4480dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%rsi)",
44817c478bd9Sstevel@tonic-gate 			    OPLEN);
4482dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%rdi)",
44837c478bd9Sstevel@tonic-gate 			    OPLEN);
44847c478bd9Sstevel@tonic-gate 		} else if (addr_size == SIZE32) {
4485dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%esi)",
44867c478bd9Sstevel@tonic-gate 			    OPLEN);
4487dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%edi)",
44887c478bd9Sstevel@tonic-gate 			    OPLEN);
44897c478bd9Sstevel@tonic-gate 		} else {
4490dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%si)",
44917c478bd9Sstevel@tonic-gate 			    OPLEN);
4492dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%di)",
44937c478bd9Sstevel@tonic-gate 			    OPLEN);
44947c478bd9Sstevel@tonic-gate 		}
44957c478bd9Sstevel@tonic-gate #endif
44967c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
44977c478bd9Sstevel@tonic-gate 		break;
44987c478bd9Sstevel@tonic-gate 
44997c478bd9Sstevel@tonic-gate 	/* accumulator to di register				*/
45007c478bd9Sstevel@tonic-gate 	case AD:
45017c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
45027c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
45037c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 1);
45047c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 2;
45057c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, EAX_REGNO, wbit, 0);
45067c478bd9Sstevel@tonic-gate 		if (addr_size == SIZE64)
4507dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%rdi)",
45087c478bd9Sstevel@tonic-gate 			    OPLEN);
45097c478bd9Sstevel@tonic-gate 		else if (addr_size == SIZE32)
4510dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%edi)",
45117c478bd9Sstevel@tonic-gate 			    OPLEN);
45127c478bd9Sstevel@tonic-gate 		else
4513dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[1].d86_opnd, "(%di)",
45147c478bd9Sstevel@tonic-gate 			    OPLEN);
45157c478bd9Sstevel@tonic-gate #endif
45167c478bd9Sstevel@tonic-gate 		break;
45177c478bd9Sstevel@tonic-gate 
45187c478bd9Sstevel@tonic-gate 	/* si register to accumulator				*/
45197c478bd9Sstevel@tonic-gate 	case SA:
45207c478bd9Sstevel@tonic-gate 		wbit = WBIT(opcode2);
45217c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
45227c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 0);
45237c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 2;
45247c478bd9Sstevel@tonic-gate 		if (addr_size == SIZE64)
4525dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%rsi)",
45267c478bd9Sstevel@tonic-gate 			    OPLEN);
45277c478bd9Sstevel@tonic-gate 		else if (addr_size == SIZE32)
4528dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%esi)",
45297c478bd9Sstevel@tonic-gate 			    OPLEN);
45307c478bd9Sstevel@tonic-gate 		else
4531dc0093f4Seschrock 			(void) strlcat(x->d86_opnd[0].d86_opnd, "(%si)",
45327c478bd9Sstevel@tonic-gate 			    OPLEN);
45337c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, REG_ONLY, EAX_REGNO, wbit, 1);
45347c478bd9Sstevel@tonic-gate #endif
45357c478bd9Sstevel@tonic-gate 		break;
45367c478bd9Sstevel@tonic-gate 
45377c478bd9Sstevel@tonic-gate 	/*
45387c478bd9Sstevel@tonic-gate 	 * single operand, a 16/32 bit displacement
45397c478bd9Sstevel@tonic-gate 	 */
45407c478bd9Sstevel@tonic-gate 	case D:
45417c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45427c478bd9Sstevel@tonic-gate 		dtrace_disp_opnd(x, wbit, OPSIZE(opnd_size, LONG_OPND), 0);
45437c478bd9Sstevel@tonic-gate 		NOMEM;
45447c478bd9Sstevel@tonic-gate 		break;
45457c478bd9Sstevel@tonic-gate 
45467c478bd9Sstevel@tonic-gate 	/* jmp/call indirect to memory or register operand		*/
45477c478bd9Sstevel@tonic-gate 	case INM:
45487c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
4549dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[0].d86_prefix, "*", OPLEN);
45507c478bd9Sstevel@tonic-gate #endif
45517c478bd9Sstevel@tonic-gate 		dtrace_rex_adjust(rex_prefix, mode, NULL, &r_m);
45527c478bd9Sstevel@tonic-gate 		dtrace_get_operand(x, mode, r_m, LONG_OPND, 0);
45537c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45547c478bd9Sstevel@tonic-gate 		break;
45557c478bd9Sstevel@tonic-gate 
45567c478bd9Sstevel@tonic-gate 	/*
45577c478bd9Sstevel@tonic-gate 	 * for long jumps and long calls -- a new code segment
45587c478bd9Sstevel@tonic-gate 	 * register and an offset in IP -- stored in object
45597c478bd9Sstevel@tonic-gate 	 * code in reverse order. Note - not valid in amd64
45607c478bd9Sstevel@tonic-gate 	 */
45617c478bd9Sstevel@tonic-gate 	case SO:
45627c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 1);
45637c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45647c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE(opnd_size, LONG_OPND), 1);
45657c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
45667c478bd9Sstevel@tonic-gate 		x->d86_opnd[1].d86_mode = MODE_SIGNED;
45677c478bd9Sstevel@tonic-gate #endif
45687c478bd9Sstevel@tonic-gate 		/* will now get segment operand */
45697c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 2, 0);
45707c478bd9Sstevel@tonic-gate 		break;
45717c478bd9Sstevel@tonic-gate 
45727c478bd9Sstevel@tonic-gate 	/*
45737c478bd9Sstevel@tonic-gate 	 * jmp/call. single operand, 8 bit displacement.
45747c478bd9Sstevel@tonic-gate 	 * added to current EIP in 'compofff'
45757c478bd9Sstevel@tonic-gate 	 */
45767c478bd9Sstevel@tonic-gate 	case BD:
45777c478bd9Sstevel@tonic-gate 		dtrace_disp_opnd(x, BYTE_OPND, 1, 0);
45787c478bd9Sstevel@tonic-gate 		NOMEM;
45797c478bd9Sstevel@tonic-gate 		break;
45807c478bd9Sstevel@tonic-gate 
45817c478bd9Sstevel@tonic-gate 	/* single 32/16 bit immediate operand			*/
45827c478bd9Sstevel@tonic-gate 	case I:
45837c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45847c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, OPSIZE(opnd_size, LONG_OPND), 0);
45857c478bd9Sstevel@tonic-gate 		break;
45867c478bd9Sstevel@tonic-gate 
45877c478bd9Sstevel@tonic-gate 	/* single 8 bit immediate operand			*/
45887c478bd9Sstevel@tonic-gate 	case Ib:
45897c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45907c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 1, 0);
45917c478bd9Sstevel@tonic-gate 		break;
45927c478bd9Sstevel@tonic-gate 
45937c478bd9Sstevel@tonic-gate 	case ENTER:
45947c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
45957c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 2, 0);
45967c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 1, 1);
45977c478bd9Sstevel@tonic-gate 		switch (opnd_size) {
45987c478bd9Sstevel@tonic-gate 		case SIZE64:
45997c478bd9Sstevel@tonic-gate 			x->d86_memsize = (x->d86_opnd[1].d86_value + 1) * 8;
46007c478bd9Sstevel@tonic-gate 			break;
46017c478bd9Sstevel@tonic-gate 		case SIZE32:
46027c478bd9Sstevel@tonic-gate 			x->d86_memsize = (x->d86_opnd[1].d86_value + 1) * 4;
46037c478bd9Sstevel@tonic-gate 			break;
46047c478bd9Sstevel@tonic-gate 		case SIZE16:
46057c478bd9Sstevel@tonic-gate 			x->d86_memsize = (x->d86_opnd[1].d86_value + 1) * 2;
46067c478bd9Sstevel@tonic-gate 			break;
46077c478bd9Sstevel@tonic-gate 		}
46087c478bd9Sstevel@tonic-gate 
46097c478bd9Sstevel@tonic-gate 		break;
46107c478bd9Sstevel@tonic-gate 
46117c478bd9Sstevel@tonic-gate 	/* 16-bit immediate operand */
46127c478bd9Sstevel@tonic-gate 	case RET:
46137c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
46147c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, wbit, 2, 0);
46157c478bd9Sstevel@tonic-gate 		break;
46167c478bd9Sstevel@tonic-gate 
46177c478bd9Sstevel@tonic-gate 	/* single 8 bit port operand				*/
46187c478bd9Sstevel@tonic-gate 	case P:
46197c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 0);
46207c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, BYTE_OPND, 1, 0);
46217c478bd9Sstevel@tonic-gate 		NOMEM;
46227c478bd9Sstevel@tonic-gate 		break;
46237c478bd9Sstevel@tonic-gate 
46247c478bd9Sstevel@tonic-gate 	/* single operand, dx register (variable port instruction) */
46257c478bd9Sstevel@tonic-gate 	case V:
46267c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 1;
46277c478bd9Sstevel@tonic-gate 		dtrace_check_override(x, 0);
46287c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
4629dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[0].d86_opnd, "(%dx)", OPLEN);
46307c478bd9Sstevel@tonic-gate #endif
46317c478bd9Sstevel@tonic-gate 		NOMEM;
46327c478bd9Sstevel@tonic-gate 		break;
46337c478bd9Sstevel@tonic-gate 
46347c478bd9Sstevel@tonic-gate 	/*
46357c478bd9Sstevel@tonic-gate 	 * The int instruction, which has two forms:
46367c478bd9Sstevel@tonic-gate 	 * int 3 (breakpoint) or
46377c478bd9Sstevel@tonic-gate 	 * int n, where n is indicated in the subsequent
46387c478bd9Sstevel@tonic-gate 	 * byte (format Ib).  The int 3 instruction (opcode 0xCC),
46397c478bd9Sstevel@tonic-gate 	 * where, although the 3 looks  like an operand,
46407c478bd9Sstevel@tonic-gate 	 * it is implied by the opcode. It must be converted
46417c478bd9Sstevel@tonic-gate 	 * to the correct base and output.
46427c478bd9Sstevel@tonic-gate 	 */
46437c478bd9Sstevel@tonic-gate 	case INT3:
46447c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
46457c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 1;
46467c478bd9Sstevel@tonic-gate 		x->d86_opnd[0].d86_mode = MODE_SIGNED;
46477c478bd9Sstevel@tonic-gate 		x->d86_opnd[0].d86_value_size = 1;
46487c478bd9Sstevel@tonic-gate 		x->d86_opnd[0].d86_value = 3;
46497c478bd9Sstevel@tonic-gate #endif
46507c478bd9Sstevel@tonic-gate 		NOMEM;
46517c478bd9Sstevel@tonic-gate 		break;
46527c478bd9Sstevel@tonic-gate 
46537c478bd9Sstevel@tonic-gate 	/* single 8 bit immediate operand			*/
46547c478bd9Sstevel@tonic-gate 	case INTx:
46557c478bd9Sstevel@tonic-gate 		dtrace_imm_opnd(x, BYTE_OPND, 1, 0);
46567c478bd9Sstevel@tonic-gate 		NOMEM;
46577c478bd9Sstevel@tonic-gate 		break;
46587c478bd9Sstevel@tonic-gate 
46597c478bd9Sstevel@tonic-gate 	/* an unused byte must be discarded */
46607c478bd9Sstevel@tonic-gate 	case U:
46617c478bd9Sstevel@tonic-gate 		if (x->d86_get_byte(x->d86_data) < 0)
46627c478bd9Sstevel@tonic-gate 			goto error;
46637c478bd9Sstevel@tonic-gate 		x->d86_len++;
46647c478bd9Sstevel@tonic-gate 		NOMEM;
46657c478bd9Sstevel@tonic-gate 		break;
46667c478bd9Sstevel@tonic-gate 
46677c478bd9Sstevel@tonic-gate 	case CBW:
46687c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
46697c478bd9Sstevel@tonic-gate 		if (opnd_size == SIZE16)
4670d267098bSdmick 			(void) strlcat(x->d86_mnem, "cbtw", OPLEN);
46717c478bd9Sstevel@tonic-gate 		else if (opnd_size == SIZE32)
4672d267098bSdmick 			(void) strlcat(x->d86_mnem, "cwtl", OPLEN);
46737c478bd9Sstevel@tonic-gate 		else
4674d267098bSdmick 			(void) strlcat(x->d86_mnem, "cltq", OPLEN);
46757c478bd9Sstevel@tonic-gate #endif
46767c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
46777c478bd9Sstevel@tonic-gate 		NOMEM;
46787c478bd9Sstevel@tonic-gate 		break;
46797c478bd9Sstevel@tonic-gate 
46807c478bd9Sstevel@tonic-gate 	case CWD:
46817c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
46827c478bd9Sstevel@tonic-gate 		if (opnd_size == SIZE16)
4683d267098bSdmick 			(void) strlcat(x->d86_mnem, "cwtd", OPLEN);
46847c478bd9Sstevel@tonic-gate 		else if (opnd_size == SIZE32)
4685d267098bSdmick 			(void) strlcat(x->d86_mnem, "cltd", OPLEN);
46867c478bd9Sstevel@tonic-gate 		else
4687d267098bSdmick 			(void) strlcat(x->d86_mnem, "cqtd", OPLEN);
46887c478bd9Sstevel@tonic-gate #endif
46897c478bd9Sstevel@tonic-gate 		wbit = LONG_OPND;
46907c478bd9Sstevel@tonic-gate 		NOMEM;
46917c478bd9Sstevel@tonic-gate 		break;
46927c478bd9Sstevel@tonic-gate 
46937c478bd9Sstevel@tonic-gate 	case XMMSFNC:
46947c478bd9Sstevel@tonic-gate 		/*
46957c478bd9Sstevel@tonic-gate 		 * sfence is sfence if mode is REG_ONLY.  If mode isn't
46967c478bd9Sstevel@tonic-gate 		 * REG_ONLY, mnemonic should be 'clflush'.
46977c478bd9Sstevel@tonic-gate 		 */
46987c478bd9Sstevel@tonic-gate 		dtrace_get_modrm(x, &mode, &reg, &r_m);
46997c478bd9Sstevel@tonic-gate 
47007c478bd9Sstevel@tonic-gate 		/* sfence doesn't take operands */
47017c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
47027c478bd9Sstevel@tonic-gate 		if (mode == REG_ONLY) {
4703d267098bSdmick 			(void) strlcat(x->d86_mnem, "sfence", OPLEN);
47047c478bd9Sstevel@tonic-gate 		} else {
4705d267098bSdmick 			(void) strlcat(x->d86_mnem, "clflush", OPLEN);
47067c478bd9Sstevel@tonic-gate 			dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
47077c478bd9Sstevel@tonic-gate 			dtrace_get_operand(x, mode, r_m, BYTE_OPND, 0);
47087c478bd9Sstevel@tonic-gate 			NOMEM;
47097c478bd9Sstevel@tonic-gate 		}
47107c478bd9Sstevel@tonic-gate #else
47117c478bd9Sstevel@tonic-gate 		if (mode != REG_ONLY) {
47127c478bd9Sstevel@tonic-gate 			dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
4713ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 0);
47147c478bd9Sstevel@tonic-gate 			NOMEM;
47157c478bd9Sstevel@tonic-gate 		}
47167c478bd9Sstevel@tonic-gate #endif
47177c478bd9Sstevel@tonic-gate 		break;
47187c478bd9Sstevel@tonic-gate 
47197c478bd9Sstevel@tonic-gate 	/*
47207c478bd9Sstevel@tonic-gate 	 * no disassembly, the mnemonic was all there was so go on
47217c478bd9Sstevel@tonic-gate 	 */
47227c478bd9Sstevel@tonic-gate 	case NORM:
47237c478bd9Sstevel@tonic-gate 		if (dp->it_invalid32 && cpu_mode != SIZE64)
47247c478bd9Sstevel@tonic-gate 			goto error;
47257c478bd9Sstevel@tonic-gate 		NOMEM;
47267c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
47277c478bd9Sstevel@tonic-gate 	case IMPLMEM:
47287c478bd9Sstevel@tonic-gate 		break;
47297c478bd9Sstevel@tonic-gate 
47307c478bd9Sstevel@tonic-gate 	case XMMFENCE:
47317c478bd9Sstevel@tonic-gate 		/*
4732ab47273fSEdward Gillett 		 * XRSTOR and LFENCE share the same opcode but differ in mode
47337c478bd9Sstevel@tonic-gate 		 */
4734ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
47357c478bd9Sstevel@tonic-gate 
4736ab47273fSEdward Gillett 		if (mode == REG_ONLY) {
4737ab47273fSEdward Gillett 			/*
4738ab47273fSEdward Gillett 			 * Only the following exact byte sequences are allowed:
4739ab47273fSEdward Gillett 			 *
4740ab47273fSEdward Gillett 			 * 	0f ae e8	lfence
4741ab47273fSEdward Gillett 			 * 	0f ae f0	mfence
4742ab47273fSEdward Gillett 			 */
4743ab47273fSEdward Gillett 			if ((uint8_t)x->d86_bytes[x->d86_len - 1] != 0xe8 &&
4744ab47273fSEdward Gillett 			    (uint8_t)x->d86_bytes[x->d86_len - 1] != 0xf0)
4745ab47273fSEdward Gillett 				goto error;
4746ab47273fSEdward Gillett 		} else {
4747ab47273fSEdward Gillett #ifdef DIS_TEXT
4748ab47273fSEdward Gillett 			(void) strncpy(x->d86_mnem, "xrstor", OPLEN);
4749ab47273fSEdward Gillett #endif
4750ab47273fSEdward Gillett 			dtrace_rex_adjust(rex_prefix, mode, &reg, &r_m);
4751ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, BYTE_OPND, 0);
4752ab47273fSEdward Gillett 		}
47537c478bd9Sstevel@tonic-gate 		break;
47547c478bd9Sstevel@tonic-gate 
47557c478bd9Sstevel@tonic-gate 	/* float reg */
47567c478bd9Sstevel@tonic-gate 	case F:
47577c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
47587c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 1;
4759dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[0].d86_opnd, "%st(X)", OPLEN);
47607c478bd9Sstevel@tonic-gate 		x->d86_opnd[0].d86_opnd[4] = r_m + '0';
47617c478bd9Sstevel@tonic-gate #endif
47627c478bd9Sstevel@tonic-gate 		NOMEM;
47637c478bd9Sstevel@tonic-gate 		break;
47647c478bd9Sstevel@tonic-gate 
47657c478bd9Sstevel@tonic-gate 	/* float reg to float reg, with ret bit present */
47667c478bd9Sstevel@tonic-gate 	case FF:
47677c478bd9Sstevel@tonic-gate 		vbit = opcode2 >> 2 & 0x1;	/* vbit = 1: st -> st(i) */
47687c478bd9Sstevel@tonic-gate 		/*FALLTHROUGH*/
47697c478bd9Sstevel@tonic-gate 	case FFC:				/* case for vbit always = 0 */
47707c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
47717c478bd9Sstevel@tonic-gate 		x->d86_numopnds = 2;
4772dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[1 - vbit].d86_opnd, "%st", OPLEN);
4773dc0093f4Seschrock 		(void) strlcat(x->d86_opnd[vbit].d86_opnd, "%st(X)", OPLEN);
47747c478bd9Sstevel@tonic-gate 		x->d86_opnd[vbit].d86_opnd[4] = r_m + '0';
47757c478bd9Sstevel@tonic-gate #endif
47767c478bd9Sstevel@tonic-gate 		NOMEM;
47777c478bd9Sstevel@tonic-gate 		break;
47787c478bd9Sstevel@tonic-gate 
4779ab47273fSEdward Gillett 	/* AVX instructions */
4780ab47273fSEdward Gillett 	case VEX_MO:
4781ab47273fSEdward Gillett 		/* op(ModR/M.r/m) */
4782ab47273fSEdward Gillett 		x->d86_numopnds = 1;
4783ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4784ab47273fSEdward Gillett #ifdef DIS_TEXT
4785ab47273fSEdward Gillett 		if ((dp == &dis_opAVX0F[0xA][0xE]) && (reg == 3))
4786ab47273fSEdward Gillett 			(void) strncpy(x->d86_mnem, "vstmxcsr", OPLEN);
4787ab47273fSEdward Gillett #endif
4788ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4789ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 0);
4790ab47273fSEdward Gillett 		break;
4791ab47273fSEdward Gillett 	case VEX_RMrX:
4792245ac945SRobert Mustacchi 	case FMA:
4793ab47273fSEdward Gillett 		/* ModR/M.reg := op(VEX.vvvv, ModR/M.r/m) */
4794ab47273fSEdward Gillett 		x->d86_numopnds = 3;
4795ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4796ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4797ab47273fSEdward Gillett 
4798245ac945SRobert Mustacchi 		/*
4799245ac945SRobert Mustacchi 		 * In classic Intel fashion, the opcodes for all of the FMA
4800245ac945SRobert Mustacchi 		 * instructions all have two possible mnemonics which vary by
4801245ac945SRobert Mustacchi 		 * one letter, which is selected based on the value of the wbit.
4802245ac945SRobert Mustacchi 		 * When wbit is one, they have the 'd' suffix and when 'wbit' is
4803245ac945SRobert Mustacchi 		 * 0, they have the 's' suffix. Otherwise, the FMA instructions
4804245ac945SRobert Mustacchi 		 * are all a standard VEX_RMrX.
4805245ac945SRobert Mustacchi 		 */
4806245ac945SRobert Mustacchi #ifdef DIS_TEXT
4807245ac945SRobert Mustacchi 		if (dp->it_adrmode == FMA) {
4808245ac945SRobert Mustacchi 			size_t len = strlen(dp->it_name);
4809245ac945SRobert Mustacchi 			(void) strncpy(x->d86_mnem, dp->it_name, OPLEN);
4810245ac945SRobert Mustacchi 			if (len + 1 < OPLEN) {
4811245ac945SRobert Mustacchi 				(void) strncpy(x->d86_mnem + len,
4812245ac945SRobert Mustacchi 				    vex_W != 0 ? "d" : "s", OPLEN - len);
4813245ac945SRobert Mustacchi 			}
4814245ac945SRobert Mustacchi 		}
4815245ac945SRobert Mustacchi #endif
4816245ac945SRobert Mustacchi 
4817ab47273fSEdward Gillett 		if (mode != REG_ONLY) {
4818ab47273fSEdward Gillett 			if ((dp == &dis_opAVXF20F[0x10]) ||
4819ab47273fSEdward Gillett 			    (dp == &dis_opAVXF30F[0x10])) {
4820ab47273fSEdward Gillett 				/* vmovsd <m64>, <xmm> */
4821ab47273fSEdward Gillett 				/* or vmovss <m64>, <xmm> */
4822ab47273fSEdward Gillett 				x->d86_numopnds = 2;
4823ab47273fSEdward Gillett 				goto L_VEX_MX;
4824ab47273fSEdward Gillett 			}
4825ab47273fSEdward Gillett 		}
4826ab47273fSEdward Gillett 
4827ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 2);
4828ab47273fSEdward Gillett 		/*
4829ab47273fSEdward Gillett 		 * VEX prefix uses the 1's complement form to encode the
4830ab47273fSEdward Gillett 		 * XMM/YMM regs
4831ab47273fSEdward Gillett 		 */
4832ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 1);
4833ab47273fSEdward Gillett 
4834ab47273fSEdward Gillett 		if ((dp == &dis_opAVXF20F[0x2A]) ||
4835ab47273fSEdward Gillett 		    (dp == &dis_opAVXF30F[0x2A])) {
4836ab47273fSEdward Gillett 			/*
4837ab47273fSEdward Gillett 			 * vcvtsi2si </r,m>, <xmm>, <xmm> or vcvtsi2ss </r,m>,
4838ab47273fSEdward Gillett 			 * <xmm>, <xmm>
4839ab47273fSEdward Gillett 			 */
4840ab47273fSEdward Gillett 			wbit = LONG_OPND;
4841ab47273fSEdward Gillett 		}
4842ab47273fSEdward Gillett #ifdef DIS_TEXT
4843ab47273fSEdward Gillett 		else if ((mode == REG_ONLY) &&
4844ab47273fSEdward Gillett 		    (dp == &dis_opAVX0F[0x1][0x6])) {	/* vmovlhps */
4845ab47273fSEdward Gillett 			(void) strncpy(x->d86_mnem, "vmovlhps", OPLEN);
4846ab47273fSEdward Gillett 		} else if ((mode == REG_ONLY) &&
4847ab47273fSEdward Gillett 		    (dp == &dis_opAVX0F[0x1][0x2])) {	/* vmovhlps */
4848ab47273fSEdward Gillett 			(void) strncpy(x->d86_mnem, "vmovhlps", OPLEN);
4849ab47273fSEdward Gillett 		}
4850ab47273fSEdward Gillett #endif
4851ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 0);
4852ab47273fSEdward Gillett 
4853ab47273fSEdward Gillett 		break;
4854ab47273fSEdward Gillett 
4855245ac945SRobert Mustacchi 	case VEX_VRMrX:
4856245ac945SRobert Mustacchi 		/* ModR/M.reg := op(MODR/M.r/m, VEX.vvvv) */
4857245ac945SRobert Mustacchi 		x->d86_numopnds = 3;
4858245ac945SRobert Mustacchi 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4859245ac945SRobert Mustacchi 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4860245ac945SRobert Mustacchi 
4861245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 2);
4862245ac945SRobert Mustacchi 		/*
4863245ac945SRobert Mustacchi 		 * VEX prefix uses the 1's complement form to encode the
4864245ac945SRobert Mustacchi 		 * XMM/YMM regs
4865245ac945SRobert Mustacchi 		 */
4866245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 0);
4867245ac945SRobert Mustacchi 
4868245ac945SRobert Mustacchi 		dtrace_get_operand(x, mode, r_m, wbit, 1);
4869245ac945SRobert Mustacchi 		break;
4870245ac945SRobert Mustacchi 
4871245ac945SRobert Mustacchi 	case VEX_SbVM:
4872245ac945SRobert Mustacchi 		/* ModR/M.reg := op(MODR/M.r/m, VSIB, VEX.vvvv) */
4873245ac945SRobert Mustacchi 		x->d86_numopnds = 3;
4874245ac945SRobert Mustacchi 		x->d86_vsib = 1;
4875245ac945SRobert Mustacchi 
4876245ac945SRobert Mustacchi 		/*
4877245ac945SRobert Mustacchi 		 * All instructions that use VSIB are currently a mess. See the
4878245ac945SRobert Mustacchi 		 * comment around the dis_gather_regs_t structure definition.
4879245ac945SRobert Mustacchi 		 */
4880245ac945SRobert Mustacchi 
4881245ac945SRobert Mustacchi 		vreg = &dis_vgather[opcode2][vex_W][vex_L];
4882245ac945SRobert Mustacchi 
4883245ac945SRobert Mustacchi #ifdef DIS_TEXT
4884245ac945SRobert Mustacchi 		(void) strncpy(x->d86_mnem, dp->it_name, OPLEN);
4885245ac945SRobert Mustacchi 		(void) strlcat(x->d86_mnem + strlen(dp->it_name),
4886245ac945SRobert Mustacchi 		    vreg->dgr_suffix, OPLEN - strlen(dp->it_name));
4887245ac945SRobert Mustacchi #endif
4888245ac945SRobert Mustacchi 
4889245ac945SRobert Mustacchi 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4890245ac945SRobert Mustacchi 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4891245ac945SRobert Mustacchi 
4892245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, reg, vreg->dgr_arg2, 2);
4893245ac945SRobert Mustacchi 		/*
4894245ac945SRobert Mustacchi 		 * VEX prefix uses the 1's complement form to encode the
4895245ac945SRobert Mustacchi 		 * XMM/YMM regs
4896245ac945SRobert Mustacchi 		 */
4897245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), vreg->dgr_arg0,
4898245ac945SRobert Mustacchi 		    0);
4899245ac945SRobert Mustacchi 		dtrace_get_operand(x, mode, r_m, vreg->dgr_arg1, 1);
4900245ac945SRobert Mustacchi 		break;
4901245ac945SRobert Mustacchi 
4902ab47273fSEdward Gillett 	case VEX_RRX:
4903ab47273fSEdward Gillett 		/* ModR/M.rm := op(VEX.vvvv, ModR/M.reg) */
4904ab47273fSEdward Gillett 		x->d86_numopnds = 3;
4905ab47273fSEdward Gillett 
4906ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4907ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4908ab47273fSEdward Gillett 
4909ab47273fSEdward Gillett 		if (mode != REG_ONLY) {
4910ab47273fSEdward Gillett 			if ((dp == &dis_opAVXF20F[0x11]) ||
4911ab47273fSEdward Gillett 			    (dp == &dis_opAVXF30F[0x11])) {
4912ab47273fSEdward Gillett 				/* vmovsd <xmm>, <m64> */
4913ab47273fSEdward Gillett 				/* or vmovss <xmm>, <m64> */
4914ab47273fSEdward Gillett 				x->d86_numopnds = 2;
4915ab47273fSEdward Gillett 				goto L_VEX_RM;
4916ab47273fSEdward Gillett 			}
4917ab47273fSEdward Gillett 		}
4918ab47273fSEdward Gillett 
4919ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 2);
4920ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 1);
4921ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 0);
4922ab47273fSEdward Gillett 		break;
4923ab47273fSEdward Gillett 
4924ab47273fSEdward Gillett 	case VEX_RMRX:
4925ab47273fSEdward Gillett 		/* ModR/M.reg := op(VEX.vvvv, ModR/M.r_m, imm8[7:4]) */
4926ab47273fSEdward Gillett 		x->d86_numopnds = 4;
4927ab47273fSEdward Gillett 
4928ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4929ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4930ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 3);
4931ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 2);
4932ab47273fSEdward Gillett 		if (dp == &dis_opAVX660F3A[0x18]) {
4933ab47273fSEdward Gillett 			/* vinsertf128 <imm8>, <xmm>, <ymm>, <ymm> */
4934ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, XMM_OPND, 1);
4935ab47273fSEdward Gillett 		} else if ((dp == &dis_opAVX660F3A[0x20]) ||
4936ab47273fSEdward Gillett 		    (dp == & dis_opAVX660F[0xC4])) {
4937ab47273fSEdward Gillett 			/* vpinsrb <imm8>, <reg/mm>, <xmm>, <xmm> */
4938ab47273fSEdward Gillett 			/* or vpinsrw <imm8>, <reg/mm>, <xmm>, <xmm> */
4939ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 1);
4940ab47273fSEdward Gillett 		} else if (dp == &dis_opAVX660F3A[0x22]) {
4941ab47273fSEdward Gillett 			/* vpinsrd/q <imm8>, <reg/mm>, <xmm>, <xmm> */
4942ab47273fSEdward Gillett #ifdef DIS_TEXT
4943ab47273fSEdward Gillett 			if (vex_W)
4944ab47273fSEdward Gillett 				x->d86_mnem[6] = 'q';
4945ab47273fSEdward Gillett #endif
4946ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 1);
4947ab47273fSEdward Gillett 		} else {
4948ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, wbit, 1);
4949ab47273fSEdward Gillett 		}
4950ab47273fSEdward Gillett 
4951ab47273fSEdward Gillett 		/* one byte immediate number */
4952ab47273fSEdward Gillett 		dtrace_imm_opnd(x, wbit, 1, 0);
4953ab47273fSEdward Gillett 
4954ab47273fSEdward Gillett 		/* vblendvpd, vblendvps, vblendvb use the imm encode the regs */
4955ab47273fSEdward Gillett 		if ((dp == &dis_opAVX660F3A[0x4A]) ||
4956ab47273fSEdward Gillett 		    (dp == &dis_opAVX660F3A[0x4B]) ||
4957ab47273fSEdward Gillett 		    (dp == &dis_opAVX660F3A[0x4C])) {
4958ab47273fSEdward Gillett #ifdef DIS_TEXT
4959ab47273fSEdward Gillett 			int regnum = (x->d86_opnd[0].d86_value & 0xF0) >> 4;
4960ab47273fSEdward Gillett #endif
4961ab47273fSEdward Gillett 			x->d86_opnd[0].d86_mode = MODE_NONE;
4962ab47273fSEdward Gillett #ifdef DIS_TEXT
4963ab47273fSEdward Gillett 			if (vex_L)
4964ab47273fSEdward Gillett 				(void) strncpy(x->d86_opnd[0].d86_opnd,
4965ab47273fSEdward Gillett 				    dis_YMMREG[regnum], OPLEN);
4966ab47273fSEdward Gillett 			else
4967ab47273fSEdward Gillett 				(void) strncpy(x->d86_opnd[0].d86_opnd,
4968ab47273fSEdward Gillett 				    dis_XMMREG[regnum], OPLEN);
4969ab47273fSEdward Gillett #endif
4970ab47273fSEdward Gillett 		}
4971ab47273fSEdward Gillett 		break;
4972ab47273fSEdward Gillett 
4973ab47273fSEdward Gillett 	case VEX_MX:
4974ab47273fSEdward Gillett 		/* ModR/M.reg := op(ModR/M.rm) */
4975ab47273fSEdward Gillett 		x->d86_numopnds = 2;
4976ab47273fSEdward Gillett 
4977ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
4978ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
4979ab47273fSEdward Gillett L_VEX_MX:
4980ab47273fSEdward Gillett 
4981ab47273fSEdward Gillett 		if ((dp == &dis_opAVXF20F[0xE6]) ||
4982ab47273fSEdward Gillett 		    (dp == &dis_opAVX660F[0x5A]) ||
4983ab47273fSEdward Gillett 		    (dp == &dis_opAVX660F[0xE6])) {
4984ab47273fSEdward Gillett 			/* vcvtpd2dq <ymm>, <xmm> */
4985ab47273fSEdward Gillett 			/* or vcvtpd2ps <ymm>, <xmm> */
4986ab47273fSEdward Gillett 			/* or vcvttpd2dq <ymm>, <xmm> */
4987ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, XMM_OPND, 1);
4988ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, wbit, 0);
4989ab47273fSEdward Gillett 		} else if ((dp == &dis_opAVXF30F[0xE6]) ||
4990ebb8ac07SRobert Mustacchi 		    (dp == &dis_opAVX0F[0x5][0xA]) ||
4991245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x13]) ||
4992245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x18]) ||
4993245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x19]) ||
4994245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x58]) ||
4995245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x78]) ||
4996245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x79]) ||
4997245ac945SRobert Mustacchi 		    (dp == &dis_opAVX660F38[0x59])) {
4998ab47273fSEdward Gillett 			/* vcvtdq2pd <xmm>, <ymm> */
4999ab47273fSEdward Gillett 			/* or vcvtps2pd <xmm>, <ymm> */
5000245ac945SRobert Mustacchi 			/* or vcvtph2ps <xmm>, <ymm> */
5001245ac945SRobert Mustacchi 			/* or vbroadcasts* <xmm>, <ymm> */
5002ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5003ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, XMM_OPND, 0);
5004ab47273fSEdward Gillett 		} else if (dp == &dis_opAVX660F[0x6E]) {
5005ab47273fSEdward Gillett 			/* vmovd/q <reg/mem 32/64>, <xmm> */
5006ab47273fSEdward Gillett #ifdef DIS_TEXT
5007ab47273fSEdward Gillett 			if (vex_W)
5008ab47273fSEdward Gillett 				x->d86_mnem[4] = 'q';
5009ab47273fSEdward Gillett #endif
5010ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5011ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 0);
5012ab47273fSEdward Gillett 		} else {
5013ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5014ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, wbit, 0);
5015ab47273fSEdward Gillett 		}
5016ab47273fSEdward Gillett 
5017ab47273fSEdward Gillett 		break;
5018ab47273fSEdward Gillett 
5019ab47273fSEdward Gillett 	case VEX_MXI:
5020ab47273fSEdward Gillett 		/* ModR/M.reg := op(ModR/M.rm, imm8) */
5021ab47273fSEdward Gillett 		x->d86_numopnds = 3;
5022ab47273fSEdward Gillett 
5023ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5024ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5025ab47273fSEdward Gillett 
5026ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 2);
5027ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 1);
5028ab47273fSEdward Gillett 
5029ab47273fSEdward Gillett 		/* one byte immediate number */
5030ab47273fSEdward Gillett 		dtrace_imm_opnd(x, wbit, 1, 0);
5031ab47273fSEdward Gillett 		break;
5032ab47273fSEdward Gillett 
5033ab47273fSEdward Gillett 	case VEX_XXI:
5034ab47273fSEdward Gillett 		/* VEX.vvvv := op(ModR/M.rm, imm8) */
5035ab47273fSEdward Gillett 		x->d86_numopnds = 3;
5036ab47273fSEdward Gillett 
5037ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5038ab47273fSEdward Gillett #ifdef DIS_TEXT
5039ab47273fSEdward Gillett 		(void) strncpy(x->d86_mnem, dis_AVXvgrp7[opcode2 - 1][reg],
5040ab47273fSEdward Gillett 		    OPLEN);
5041ab47273fSEdward Gillett #endif
5042ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5043ab47273fSEdward Gillett 
5044ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 2);
5045ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, r_m, wbit, 1);
5046ab47273fSEdward Gillett 
5047ab47273fSEdward Gillett 		/* one byte immediate number */
5048ab47273fSEdward Gillett 		dtrace_imm_opnd(x, wbit, 1, 0);
5049ab47273fSEdward Gillett 		break;
5050ab47273fSEdward Gillett 
5051ab47273fSEdward Gillett 	case VEX_MR:
5052ab47273fSEdward Gillett 		/* ModR/M.reg (reg32/64) := op(ModR/M.rm) */
5053ab47273fSEdward Gillett 		if (dp == &dis_opAVX660F[0xC5]) {
5054ab47273fSEdward Gillett 			/* vpextrw <imm8>, <xmm>, <reg> */
5055ab47273fSEdward Gillett 			x->d86_numopnds = 2;
5056ab47273fSEdward Gillett 			vbit = 2;
5057ab47273fSEdward Gillett 		} else {
5058ab47273fSEdward Gillett 			x->d86_numopnds = 2;
5059ab47273fSEdward Gillett 			vbit = 1;
5060ab47273fSEdward Gillett 		}
5061ab47273fSEdward Gillett 
5062ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5063ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5064ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, LONG_OPND, vbit);
5065ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, vbit - 1);
5066ab47273fSEdward Gillett 
5067ab47273fSEdward Gillett 		if (vbit == 2)
5068ab47273fSEdward Gillett 			dtrace_imm_opnd(x, wbit, 1, 0);
5069ab47273fSEdward Gillett 
5070ab47273fSEdward Gillett 		break;
5071ab47273fSEdward Gillett 
5072ab47273fSEdward Gillett 	case VEX_RRI:
5073ab47273fSEdward Gillett 		/* implicit(eflags/r32) := op(ModR/M.reg, ModR/M.rm) */
5074ab47273fSEdward Gillett 		x->d86_numopnds = 2;
5075ab47273fSEdward Gillett 
5076ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5077ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5078ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5079ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 0);
5080ab47273fSEdward Gillett 		break;
5081ab47273fSEdward Gillett 
5082ab47273fSEdward Gillett 	case VEX_RX:
5083ab47273fSEdward Gillett 		/* ModR/M.rm := op(ModR/M.reg) */
5084ebb8ac07SRobert Mustacchi 		/* vextractf128 || vcvtps2ph */
5085ebb8ac07SRobert Mustacchi 		if (dp == &dis_opAVX660F3A[0x19] ||
5086ebb8ac07SRobert Mustacchi 		    dp == &dis_opAVX660F3A[0x1d]) {
5087ab47273fSEdward Gillett 			x->d86_numopnds = 3;
5088ab47273fSEdward Gillett 
5089ab47273fSEdward Gillett 			dtrace_get_modrm(x, &mode, &reg, &r_m);
5090ab47273fSEdward Gillett 			dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5091ab47273fSEdward Gillett 
5092ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, XMM_OPND, 2);
5093ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5094ab47273fSEdward Gillett 
5095ab47273fSEdward Gillett 			/* one byte immediate number */
5096ab47273fSEdward Gillett 			dtrace_imm_opnd(x, wbit, 1, 0);
5097ab47273fSEdward Gillett 			break;
5098ab47273fSEdward Gillett 		}
5099ab47273fSEdward Gillett 
5100ab47273fSEdward Gillett 		x->d86_numopnds = 2;
5101ab47273fSEdward Gillett 
5102ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5103ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5104ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 1);
5105ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 0);
5106ab47273fSEdward Gillett 		break;
5107ab47273fSEdward Gillett 
5108ab47273fSEdward Gillett 	case VEX_RR:
5109ab47273fSEdward Gillett 		/* ModR/M.rm := op(ModR/M.reg) */
5110ab47273fSEdward Gillett 		x->d86_numopnds = 2;
5111ab47273fSEdward Gillett 
5112ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5113ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5114ab47273fSEdward Gillett 
5115ab47273fSEdward Gillett 		if (dp == &dis_opAVX660F[0x7E]) {
5116ab47273fSEdward Gillett 			/* vmovd/q <reg/mem 32/64>, <xmm> */
5117ab47273fSEdward Gillett #ifdef DIS_TEXT
5118ab47273fSEdward Gillett 			if (vex_W)
5119ab47273fSEdward Gillett 				x->d86_mnem[4] = 'q';
5120ab47273fSEdward Gillett #endif
5121ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 1);
5122ab47273fSEdward Gillett 		} else
5123ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, wbit, 1);
5124ab47273fSEdward Gillett 
5125ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 0);
5126ab47273fSEdward Gillett 		break;
5127ab47273fSEdward Gillett 
5128ab47273fSEdward Gillett 	case VEX_RRi:
5129ab47273fSEdward Gillett 		/* ModR/M.rm := op(ModR/M.reg, imm) */
5130ab47273fSEdward Gillett 		x->d86_numopnds = 3;
5131ab47273fSEdward Gillett 
5132ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5133ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5134ab47273fSEdward Gillett 
5135ab47273fSEdward Gillett #ifdef DIS_TEXT
5136ab47273fSEdward Gillett 		if (dp == &dis_opAVX660F3A[0x16]) {
5137ab47273fSEdward Gillett 			/* vpextrd/q <imm>, <xmm>, <reg/mem 32/64> */
5138ab47273fSEdward Gillett 			if (vex_W)
5139ab47273fSEdward Gillett 				x->d86_mnem[6] = 'q';
5140ab47273fSEdward Gillett 		}
5141ab47273fSEdward Gillett #endif
5142ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, LONG_OPND, 2);
5143ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5144ab47273fSEdward Gillett 
5145ab47273fSEdward Gillett 		/* one byte immediate number */
5146ab47273fSEdward Gillett 		dtrace_imm_opnd(x, wbit, 1, 0);
5147ab47273fSEdward Gillett 		break;
5148245ac945SRobert Mustacchi 	case VEX_RIM:
5149245ac945SRobert Mustacchi 		/* ModR/M.rm := op(ModR/M.reg, imm) */
5150245ac945SRobert Mustacchi 		x->d86_numopnds = 3;
5151245ac945SRobert Mustacchi 
5152245ac945SRobert Mustacchi 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5153245ac945SRobert Mustacchi 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5154245ac945SRobert Mustacchi 
5155245ac945SRobert Mustacchi 		dtrace_get_operand(x, mode, r_m, XMM_OPND, 2);
5156245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5157245ac945SRobert Mustacchi 		/* one byte immediate number */
5158245ac945SRobert Mustacchi 		dtrace_imm_opnd(x, wbit, 1, 0);
5159245ac945SRobert Mustacchi 		break;
5160ab47273fSEdward Gillett 
5161ab47273fSEdward Gillett 	case VEX_RM:
5162ab47273fSEdward Gillett 		/* ModR/M.rm := op(ModR/M.reg) */
5163ab47273fSEdward Gillett 		if (dp == &dis_opAVX660F3A[0x17]) {	/* vextractps */
5164ab47273fSEdward Gillett 			x->d86_numopnds = 3;
5165ab47273fSEdward Gillett 
5166ab47273fSEdward Gillett 			dtrace_get_modrm(x, &mode, &reg, &r_m);
5167ab47273fSEdward Gillett 			dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5168ab47273fSEdward Gillett 
5169ab47273fSEdward Gillett 			dtrace_get_operand(x, mode, r_m, LONG_OPND, 2);
5170ab47273fSEdward Gillett 			dtrace_get_operand(x, REG_ONLY, reg, wbit, 1);
5171ab47273fSEdward Gillett 			/* one byte immediate number */
5172ab47273fSEdward Gillett 			dtrace_imm_opnd(x, wbit, 1, 0);
5173ab47273fSEdward Gillett 			break;
5174ab47273fSEdward Gillett 		}
5175ab47273fSEdward Gillett 		x->d86_numopnds = 2;
5176ab47273fSEdward Gillett 
5177ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5178ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5179ab47273fSEdward Gillett L_VEX_RM:
5180ab47273fSEdward Gillett 		vbit = 1;
5181ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, vbit);
5182ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, vbit - 1);
5183ab47273fSEdward Gillett 
5184ab47273fSEdward Gillett 		break;
5185ab47273fSEdward Gillett 
5186ab47273fSEdward Gillett 	case VEX_RRM:
5187ab47273fSEdward Gillett 		/* ModR/M.rm := op(VEX.vvvv, ModR/M.reg) */
5188ab47273fSEdward Gillett 		x->d86_numopnds = 3;
5189ab47273fSEdward Gillett 
5190ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5191ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5192ab47273fSEdward Gillett 		dtrace_get_operand(x, mode, r_m, wbit, 2);
5193ab47273fSEdward Gillett 		/* VEX use the 1's complement form encode the XMM/YMM regs */
5194ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 1);
5195ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 0);
5196ab47273fSEdward Gillett 		break;
5197ab47273fSEdward Gillett 
5198ab47273fSEdward Gillett 	case VEX_RMX:
5199ab47273fSEdward Gillett 		/* ModR/M.reg := op(VEX.vvvv, ModR/M.rm) */
5200ab47273fSEdward Gillett 		x->d86_numopnds = 3;
5201ab47273fSEdward Gillett 
5202ab47273fSEdward Gillett 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5203ab47273fSEdward Gillett 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5204ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, reg, wbit, 2);
5205ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 1);
5206ab47273fSEdward Gillett 		dtrace_get_operand(x, REG_ONLY, r_m, wbit, 0);
5207ab47273fSEdward Gillett 		break;
5208ab47273fSEdward Gillett 
5209ab47273fSEdward Gillett 	case VEX_NONE:
5210ab47273fSEdward Gillett #ifdef DIS_TEXT
5211ab47273fSEdward Gillett 		if (vex_L)
5212ab47273fSEdward Gillett 			(void) strncpy(x->d86_mnem, "vzeroall", OPLEN);
5213ab47273fSEdward Gillett #endif
5214ab47273fSEdward Gillett 		break;
5215245ac945SRobert Mustacchi 	case BLS: {
5216245ac945SRobert Mustacchi 
5217245ac945SRobert Mustacchi 		/*
5218245ac945SRobert Mustacchi 		 * The BLS instructions are VEX instructions that are based on
5219245ac945SRobert Mustacchi 		 * VEX.0F38.F3; however, they are considered special group 17
5220245ac945SRobert Mustacchi 		 * and like everything else, they use the bits in 3-5 of the
5221245ac945SRobert Mustacchi 		 * MOD R/M to determine the sub instruction. Unlike many others
5222245ac945SRobert Mustacchi 		 * like the VMX instructions, these are valid both for memory
5223245ac945SRobert Mustacchi 		 * and register forms.
5224245ac945SRobert Mustacchi 		 */
5225245ac945SRobert Mustacchi 
5226245ac945SRobert Mustacchi 		dtrace_get_modrm(x, &mode, &reg, &r_m);
5227245ac945SRobert Mustacchi 		dtrace_vex_adjust(vex_byte1, mode, &reg, &r_m);
5228245ac945SRobert Mustacchi 
5229245ac945SRobert Mustacchi 		switch (reg) {
5230245ac945SRobert Mustacchi 		case 1:
5231245ac945SRobert Mustacchi #ifdef	DIS_TEXT
5232245ac945SRobert Mustacchi 			blsinstr = "blsr";
5233245ac945SRobert Mustacchi #endif
5234245ac945SRobert Mustacchi 			break;
5235245ac945SRobert Mustacchi 		case 2:
5236245ac945SRobert Mustacchi #ifdef	DIS_TEXT
5237245ac945SRobert Mustacchi 			blsinstr = "blsmsk";
5238245ac945SRobert Mustacchi #endif
5239245ac945SRobert Mustacchi 			break;
5240245ac945SRobert Mustacchi 		case 3:
5241245ac945SRobert Mustacchi #ifdef	DIS_TEXT
5242245ac945SRobert Mustacchi 			blsinstr = "blsi";
5243245ac945SRobert Mustacchi #endif
5244245ac945SRobert Mustacchi 			break;
5245245ac945SRobert Mustacchi 		default:
5246245ac945SRobert Mustacchi 			goto error;
5247245ac945SRobert Mustacchi 		}
5248245ac945SRobert Mustacchi 
5249245ac945SRobert Mustacchi 		x->d86_numopnds = 2;
5250245ac945SRobert Mustacchi #ifdef DIS_TEXT
5251245ac945SRobert Mustacchi 		(void) strncpy(x->d86_mnem, blsinstr, OPLEN);
5252245ac945SRobert Mustacchi #endif
5253245ac945SRobert Mustacchi 		dtrace_get_operand(x, REG_ONLY, (0xF - vex_v), wbit, 1);
5254245ac945SRobert Mustacchi 		dtrace_get_operand(x, mode, r_m, wbit, 0);
5255245ac945SRobert Mustacchi 		break;
5256245ac945SRobert Mustacchi 	}
52577c478bd9Sstevel@tonic-gate 	/* an invalid op code */
52587c478bd9Sstevel@tonic-gate 	case AM:
52597c478bd9Sstevel@tonic-gate 	case DM:
52607c478bd9Sstevel@tonic-gate 	case OVERRIDE:
52617c478bd9Sstevel@tonic-gate 	case PREFIX:
52627c478bd9Sstevel@tonic-gate 	case UNKNOWN:
52637c478bd9Sstevel@tonic-gate 		NOMEM;
52647c478bd9Sstevel@tonic-gate 	default:
52657c478bd9Sstevel@tonic-gate 		goto error;
52667c478bd9Sstevel@tonic-gate 	} /* end switch */
52677c478bd9Sstevel@tonic-gate 	if (x->d86_error)
52687c478bd9Sstevel@tonic-gate 		goto error;
52697c478bd9Sstevel@tonic-gate 
52707c478bd9Sstevel@tonic-gate done:
52717c478bd9Sstevel@tonic-gate #ifdef DIS_MEM
52727c478bd9Sstevel@tonic-gate 	/*
52737c478bd9Sstevel@tonic-gate 	 * compute the size of any memory accessed by the instruction
52747c478bd9Sstevel@tonic-gate 	 */
52757c478bd9Sstevel@tonic-gate 	if (x->d86_memsize != 0) {
52767c478bd9Sstevel@tonic-gate 		return (0);
52777c478bd9Sstevel@tonic-gate 	} else if (dp->it_stackop) {
52787c478bd9Sstevel@tonic-gate 		switch (opnd_size) {
52797c478bd9Sstevel@tonic-gate 		case SIZE16:
52807c478bd9Sstevel@tonic-gate 			x->d86_memsize = 2;
52817c478bd9Sstevel@tonic-gate 			break;
52827c478bd9Sstevel@tonic-gate 		case SIZE32:
52837c478bd9Sstevel@tonic-gate 			x->d86_memsize = 4;
52847c478bd9Sstevel@tonic-gate 			break;
52857c478bd9Sstevel@tonic-gate 		case SIZE64:
52867c478bd9Sstevel@tonic-gate 			x->d86_memsize = 8;
52877c478bd9Sstevel@tonic-gate 			break;
52887c478bd9Sstevel@tonic-gate 		}
52897c478bd9Sstevel@tonic-gate 	} else if (nomem || mode == REG_ONLY) {
52907c478bd9Sstevel@tonic-gate 		x->d86_memsize = 0;
52917c478bd9Sstevel@tonic-gate 
52927c478bd9Sstevel@tonic-gate 	} else if (dp->it_size != 0) {
52937c478bd9Sstevel@tonic-gate 		/*
52947c478bd9Sstevel@tonic-gate 		 * In 64 bit mode descriptor table entries
52957c478bd9Sstevel@tonic-gate 		 * go up to 10 bytes and popf/pushf are always 8 bytes
52967c478bd9Sstevel@tonic-gate 		 */
52977c478bd9Sstevel@tonic-gate 		if (x->d86_mode == SIZE64 && dp->it_size == 6)
52987c478bd9Sstevel@tonic-gate 			x->d86_memsize = 10;
52997c478bd9Sstevel@tonic-gate 		else if (x->d86_mode == SIZE64 && opcode1 == 0x9 &&
53007c478bd9Sstevel@tonic-gate 		    (opcode2 == 0xc || opcode2 == 0xd))
53017c478bd9Sstevel@tonic-gate 			x->d86_memsize = 8;
53027c478bd9Sstevel@tonic-gate 		else
53037c478bd9Sstevel@tonic-gate 			x->d86_memsize = dp->it_size;
53047c478bd9Sstevel@tonic-gate 
53057c478bd9Sstevel@tonic-gate 	} else if (wbit == 0) {
53067c478bd9Sstevel@tonic-gate 		x->d86_memsize = 1;
53077c478bd9Sstevel@tonic-gate 
53087c478bd9Sstevel@tonic-gate 	} else if (wbit == LONG_OPND) {
53097c478bd9Sstevel@tonic-gate 		if (opnd_size == SIZE64)
53107c478bd9Sstevel@tonic-gate 			x->d86_memsize = 8;
53117c478bd9Sstevel@tonic-gate 		else if (opnd_size == SIZE32)
53127c478bd9Sstevel@tonic-gate 			x->d86_memsize = 4;
53137c478bd9Sstevel@tonic-gate 		else
53147c478bd9Sstevel@tonic-gate 			x->d86_memsize = 2;
53157c478bd9Sstevel@tonic-gate 
53167c478bd9Sstevel@tonic-gate 	} else if (wbit == SEG_OPND) {
53177c478bd9Sstevel@tonic-gate 		x->d86_memsize = 4;
53187c478bd9Sstevel@tonic-gate 
53197c478bd9Sstevel@tonic-gate 	} else {
53207c478bd9Sstevel@tonic-gate 		x->d86_memsize = 8;
53217c478bd9Sstevel@tonic-gate 	}
53227c478bd9Sstevel@tonic-gate #endif
53237c478bd9Sstevel@tonic-gate 	return (0);
53247c478bd9Sstevel@tonic-gate 
53257c478bd9Sstevel@tonic-gate error:
53267c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
5327d267098bSdmick 	(void) strlcat(x->d86_mnem, "undef", OPLEN);
53287c478bd9Sstevel@tonic-gate #endif
53297c478bd9Sstevel@tonic-gate 	return (1);
53307c478bd9Sstevel@tonic-gate }
53317c478bd9Sstevel@tonic-gate 
53327c478bd9Sstevel@tonic-gate #ifdef DIS_TEXT
53337c478bd9Sstevel@tonic-gate 
53347c478bd9Sstevel@tonic-gate /*
53357c478bd9Sstevel@tonic-gate  * Some instructions should have immediate operands printed
53367c478bd9Sstevel@tonic-gate  * as unsigned integers. We compare against this table.
53377c478bd9Sstevel@tonic-gate  */
53387c478bd9Sstevel@tonic-gate static char *unsigned_ops[] = {
53397c478bd9Sstevel@tonic-gate 	"or", "and", "xor", "test", "in", "out", "lcall", "ljmp",
53407c478bd9Sstevel@tonic-gate 	"rcr", "rcl", "ror", "rol", "shl", "shr", "sal", "psr", "psl",
53417c478bd9Sstevel@tonic-gate 	0
53427c478bd9Sstevel@tonic-gate };
53437c478bd9Sstevel@tonic-gate 
5344d267098bSdmick 
53457c478bd9Sstevel@tonic-gate static int
53467c478bd9Sstevel@tonic-gate isunsigned_op(char *opcode)
53477c478bd9Sstevel@tonic-gate {
53487c478bd9Sstevel@tonic-gate 	char *where;
53497c478bd9Sstevel@tonic-gate 	int i;
53507c478bd9Sstevel@tonic-gate 	int is_unsigned = 0;
53517c478bd9Sstevel@tonic-gate 
53527c478bd9Sstevel@tonic-gate 	/*
53537c478bd9Sstevel@tonic-gate 	 * Work back to start of last mnemonic, since we may have
53547c478bd9Sstevel@tonic-gate 	 * prefixes on some opcodes.
53557c478bd9Sstevel@tonic-gate 	 */
53567c478bd9Sstevel@tonic-gate 	where = opcode + strlen(opcode) - 1;
53577c478bd9Sstevel@tonic-gate 	while (where > opcode && *where != ' ')
53587c478bd9Sstevel@tonic-gate 		--where;
53597c478bd9Sstevel@tonic-gate 	if (*where == ' ')
53607c478bd9Sstevel@tonic-gate 		++where;
53617c478bd9Sstevel@tonic-gate 
53627c478bd9Sstevel@tonic-gate 	for (i = 0; unsigned_ops[i]; ++i) {
53637c478bd9Sstevel@tonic-gate 		if (strncmp(where, unsigned_ops[i],
53647c478bd9Sstevel@tonic-gate 		    strlen(unsigned_ops[i])))
53657c478bd9Sstevel@tonic-gate 			continue;
53667c478bd9Sstevel@tonic-gate 		is_unsigned = 1;
53677c478bd9Sstevel@tonic-gate 		break;
53687c478bd9Sstevel@tonic-gate 	}
53697c478bd9Sstevel@tonic-gate 	return (is_unsigned);
53707c478bd9Sstevel@tonic-gate }
53717c478bd9Sstevel@tonic-gate 
5372d267098bSdmick /*
5373d267098bSdmick  * Print a numeric immediate into end of buf, maximum length buflen.
5374d267098bSdmick  * The immediate may be an address or a displacement.  Mask is set
5375d267098bSdmick  * for address size.  If the immediate is a "small negative", or
5376d267098bSdmick  * if it's a negative displacement of any magnitude, print as -<absval>.
5377d267098bSdmick  * Respect the "octal" flag.  "Small negative" is defined as "in the
5378d267098bSdmick  * interval [NEG_LIMIT, 0)".
5379d267098bSdmick  *
5380d267098bSdmick  * Also, "isunsigned_op()" instructions never print negatives.
5381d267098bSdmick  *
5382d267098bSdmick  * Return whether we decided to print a negative value or not.
5383d267098bSdmick  */
5384d267098bSdmick 
5385d267098bSdmick #define	NEG_LIMIT	-255
5386d267098bSdmick enum {IMM, DISP};
5387d267098bSdmick enum {POS, TRY_NEG};
5388d267098bSdmick 
5389d267098bSdmick static int
5390d267098bSdmick print_imm(dis86_t *dis, uint64_t usv, uint64_t mask, char *buf,
5391d267098bSdmick     size_t buflen, int disp, int try_neg)
5392d267098bSdmick {
5393d267098bSdmick 	int curlen;
5394d267098bSdmick 	int64_t sv = (int64_t)usv;
5395d267098bSdmick 	int octal = dis->d86_flags & DIS_F_OCTAL;
5396d267098bSdmick 
5397d267098bSdmick 	curlen = strlen(buf);
5398d267098bSdmick 
5399d267098bSdmick 	if (try_neg == TRY_NEG && sv < 0 &&
5400d267098bSdmick 	    (disp || sv >= NEG_LIMIT) &&
5401d267098bSdmick 	    !isunsigned_op(dis->d86_mnem)) {
5402d267098bSdmick 		dis->d86_sprintf_func(buf + curlen, buflen - curlen,
5403d267098bSdmick 		    octal ? "-0%llo" : "-0x%llx", (-sv) & mask);
5404d267098bSdmick 		return (1);
5405d267098bSdmick 	} else {
5406d267098bSdmick 		if (disp == DISP)
5407d267098bSdmick 			dis->d86_sprintf_func(buf + curlen, buflen - curlen,
5408d267098bSdmick 			    octal ? "+0%llo" : "+0x%llx", usv & mask);
5409d267098bSdmick 		else
5410d267098bSdmick 			dis->d86_sprintf_func(buf + curlen, buflen - curlen,
5411d267098bSdmick 			    octal ? "0%llo" : "0x%llx", usv & mask);
5412d267098bSdmick 		return (0);
5413d267098bSdmick 
5414d267098bSdmick 	}
5415d267098bSdmick }
5416d267098bSdmick 
5417d267098bSdmick 
5418d267098bSdmick static int
5419d267098bSdmick log2(int size)
5420d267098bSdmick {
5421d267098bSdmick 	switch (size) {
5422d267098bSdmick 	case 1: return (0);
5423d267098bSdmick 	case 2: return (1);
5424d267098bSdmick 	case 4: return (2);
5425d267098bSdmick 	case 8: return (3);
5426d267098bSdmick 	}
5427d267098bSdmick 	return (0);
5428d267098bSdmick }
5429d267098bSdmick 
54307c478bd9Sstevel@tonic-gate /* ARGSUSED */
54317c478bd9Sstevel@tonic-gate void
5432d267098bSdmick dtrace_disx86_str(dis86_t *dis, uint_t mode, uint64_t pc, char *buf,
54337c478bd9Sstevel@tonic-gate     size_t buflen)
54347c478bd9Sstevel@tonic-gate {
5435d267098bSdmick 	uint64_t reltgt = 0;
5436d267098bSdmick 	uint64_t tgt = 0;
5437d267098bSdmick 	int curlen;
5438d267098bSdmick 	int (*lookup)(void *, uint64_t, char *, size_t);
54397c478bd9Sstevel@tonic-gate 	int i;
5440d267098bSdmick 	int64_t sv;
5441d267098bSdmick 	uint64_t usv, mask, save_mask, save_usv;
5442d267098bSdmick 	static uint64_t masks[] =
5443d267098bSdmick 	    {0xffU, 0xffffU, 0xffffffffU, 0xffffffffffffffffULL};
5444d267098bSdmick 	save_usv = 0;
54457c478bd9Sstevel@tonic-gate 
5446d267098bSdmick 	dis->d86_sprintf_func(buf, buflen, "%-6s ", dis->d86_mnem);
54477c478bd9Sstevel@tonic-gate 
5448dc0093f4Seschrock 	/*
5449dc0093f4Seschrock 	 * For PC-relative jumps, the pc is really the next pc after executing
5450dc0093f4Seschrock 	 * this instruction, so increment it appropriately.
5451dc0093f4Seschrock 	 */
5452dc0093f4Seschrock 	pc += dis->d86_len;
5453dc0093f4Seschrock 
54547c478bd9Sstevel@tonic-gate 	for (i = 0; i < dis->d86_numopnds; i++) {
54557c478bd9Sstevel@tonic-gate 		d86opnd_t *op = &dis->d86_opnd[i];
54567c478bd9Sstevel@tonic-gate 
54577c478bd9Sstevel@tonic-gate 		if (i != 0)
54587c478bd9Sstevel@tonic-gate 			(void) strlcat(buf, ",", buflen);
54597c478bd9Sstevel@tonic-gate 
54607c478bd9Sstevel@tonic-gate 		(void) strlcat(buf, op->d86_prefix, buflen);
54617c478bd9Sstevel@tonic-gate 
5462d267098bSdmick 		/*
5463d267098bSdmick 		 * sv is for the signed, possibly-truncated immediate or
5464d267098bSdmick 		 * displacement; usv retains the original size and
5465d267098bSdmick 		 * unsignedness for symbol lookup.
5466d267098bSdmick 		 */
5467d267098bSdmick 
5468d267098bSdmick 		sv = usv = op->d86_value;
5469d267098bSdmick 
5470d267098bSdmick 		/*
5471d267098bSdmick 		 * About masks: for immediates that represent
5472d267098bSdmick 		 * addresses, the appropriate display size is
5473d267098bSdmick 		 * the effective address size of the instruction.
5474d267098bSdmick 		 * This includes MODE_OFFSET, MODE_IPREL, and
5475d267098bSdmick 		 * MODE_RIPREL.  Immediates that are simply
5476d267098bSdmick 		 * immediate values should display in the operand's
5477d267098bSdmick 		 * size, however, since they don't represent addresses.
5478d267098bSdmick 		 */
5479d267098bSdmick 
5480d267098bSdmick 		/* d86_addr_size is SIZEnn, which is log2(real size) */
5481d267098bSdmick 		mask = masks[dis->d86_addr_size];
5482d267098bSdmick 
5483d267098bSdmick 		/* d86_value_size and d86_imm_bytes are in bytes */
5484d267098bSdmick 		if (op->d86_mode == MODE_SIGNED ||
5485d267098bSdmick 		    op->d86_mode == MODE_IMPLIED)
5486d267098bSdmick 			mask = masks[log2(op->d86_value_size)];
54877c478bd9Sstevel@tonic-gate 
54887c478bd9Sstevel@tonic-gate 		switch (op->d86_mode) {
54897c478bd9Sstevel@tonic-gate 
54907c478bd9Sstevel@tonic-gate 		case MODE_NONE:
54917c478bd9Sstevel@tonic-gate 
54927c478bd9Sstevel@tonic-gate 			(void) strlcat(buf, op->d86_opnd, buflen);
54937c478bd9Sstevel@tonic-gate 			break;
54947c478bd9Sstevel@tonic-gate 
54957c478bd9Sstevel@tonic-gate 		case MODE_SIGNED:
54967c478bd9Sstevel@tonic-gate 		case MODE_IMPLIED:
54977c478bd9Sstevel@tonic-gate 		case MODE_OFFSET:
54987c478bd9Sstevel@tonic-gate 
5499d267098bSdmick 			tgt = usv;
5500d267098bSdmick 
55017c478bd9Sstevel@tonic-gate 			if (dis->d86_seg_prefix)
5502dc0093f4Seschrock 				(void) strlcat(buf, dis->d86_seg_prefix,
5503dc0093f4Seschrock 				    buflen);
55047c478bd9Sstevel@tonic-gate 
55057c478bd9Sstevel@tonic-gate 			if (op->d86_mode == MODE_SIGNED ||
5506d267098bSdmick 			    op->d86_mode == MODE_IMPLIED) {
5507dc0093f4Seschrock 				(void) strlcat(buf, "$", buflen);
5508d267098bSdmick 			}
55097c478bd9Sstevel@tonic-gate 
5510d267098bSdmick 			if (print_imm(dis, usv, mask, buf, buflen,
5511d267098bSdmick 			    IMM, TRY_NEG) &&
5512d267098bSdmick 			    (op->d86_mode == MODE_SIGNED ||
5513d267098bSdmick 			    op->d86_mode == MODE_IMPLIED)) {
5514d267098bSdmick 
5515d267098bSdmick 				/*
5516d267098bSdmick 				 * We printed a negative value for an
5517d267098bSdmick 				 * immediate that wasn't a
5518d267098bSdmick 				 * displacement.  Note that fact so we can
5519d267098bSdmick 				 * print the positive value as an
5520d267098bSdmick 				 * annotation.
5521d267098bSdmick 				 */
5522d267098bSdmick 
5523d267098bSdmick 				save_usv = usv;
5524d267098bSdmick 				save_mask = mask;
55257c478bd9Sstevel@tonic-gate 			}
5526dc0093f4Seschrock 			(void) strlcat(buf, op->d86_opnd, buflen);
5527d267098bSdmick 
55287c478bd9Sstevel@tonic-gate 			break;
55297c478bd9Sstevel@tonic-gate 
55307c478bd9Sstevel@tonic-gate 		case MODE_IPREL:
5531d267098bSdmick 		case MODE_RIPREL:
55327c478bd9Sstevel@tonic-gate 
5533d267098bSdmick 			reltgt = pc + sv;
5534d267098bSdmick 
5535d267098bSdmick 			switch (mode) {
5536d267098bSdmick 			case SIZE16:
5537d267098bSdmick 				reltgt = (uint16_t)reltgt;
55387c478bd9Sstevel@tonic-gate 				break;
5539d267098bSdmick 			case SIZE32:
5540d267098bSdmick 				reltgt = (uint32_t)reltgt;
55417c478bd9Sstevel@tonic-gate 				break;
55427c478bd9Sstevel@tonic-gate 			}
55437c478bd9Sstevel@tonic-gate 
5544d267098bSdmick 			(void) print_imm(dis, usv, mask, buf, buflen,
5545d267098bSdmick 			    DISP, TRY_NEG);
55467c478bd9Sstevel@tonic-gate 
5547d267098bSdmick 			if (op->d86_mode == MODE_RIPREL)
5548d267098bSdmick 				(void) strlcat(buf, "(%rip)", buflen);
5549d267098bSdmick 			break;
5550d267098bSdmick 		}
5551d267098bSdmick 	}
55527c478bd9Sstevel@tonic-gate 
5553d267098bSdmick 	/*
5554d267098bSdmick 	 * The symbol lookups may result in false positives,
5555d267098bSdmick 	 * particularly on object files, where small numbers may match
5556d267098bSdmick 	 * the 0-relative non-relocated addresses of symbols.
5557d267098bSdmick 	 */
55587c478bd9Sstevel@tonic-gate 
5559d267098bSdmick 	lookup = dis->d86_sym_lookup;
5560d267098bSdmick 	if (tgt != 0) {
5561e0070315Sdmick 		if ((dis->d86_flags & DIS_F_NOIMMSYM) == 0 &&
5562e0070315Sdmick 		    lookup(dis->d86_data, tgt, NULL, 0) == 0) {
5563d267098bSdmick 			(void) strlcat(buf, "\t<", buflen);
5564d267098bSdmick 			curlen = strlen(buf);
5565d267098bSdmick 			lookup(dis->d86_data, tgt, buf + curlen,
5566d267098bSdmick 			    buflen - curlen);
5567dc0093f4Seschrock 			(void) strlcat(buf, ">", buflen);
5568d267098bSdmick 		}
55697c478bd9Sstevel@tonic-gate 
5570d267098bSdmick 		/*
5571d267098bSdmick 		 * If we printed a negative immediate above, print the
5572d267098bSdmick 		 * positive in case our heuristic was unhelpful
5573d267098bSdmick 		 */
5574d267098bSdmick 		if (save_usv) {
5575d267098bSdmick 			(void) strlcat(buf, "\t<", buflen);
5576d267098bSdmick 			(void) print_imm(dis, save_usv, save_mask, buf, buflen,
5577d267098bSdmick 			    IMM, POS);
5578d267098bSdmick 			(void) strlcat(buf, ">", buflen);
55797c478bd9Sstevel@tonic-gate 		}
55807c478bd9Sstevel@tonic-gate 	}
5581d267098bSdmick 
5582d267098bSdmick 	if (reltgt != 0) {
5583d267098bSdmick 		/* Print symbol or effective address for reltgt */
5584d267098bSdmick 
5585d267098bSdmick 		(void) strlcat(buf, "\t<", buflen);
5586d267098bSdmick 		curlen = strlen(buf);
5587d267098bSdmick 		lookup(dis->d86_data, reltgt, buf + curlen,
5588d267098bSdmick 		    buflen - curlen);
5589d267098bSdmick 		(void) strlcat(buf, ">", buflen);
5590d267098bSdmick 	}
55917c478bd9Sstevel@tonic-gate }
55927c478bd9Sstevel@tonic-gate 
55937c478bd9Sstevel@tonic-gate #endif /* DIS_TEXT */
5594