xref: /gfx-drm/usr/src/uts/intel/io/i915/i915_drv.h (revision e49fc716)
147dc10d7SGordon Ross /*
247dc10d7SGordon Ross  * Copyright (c) 2006, 2016, Oracle and/or its affiliates. All rights reserved.
347dc10d7SGordon Ross  */
447dc10d7SGordon Ross 
547dc10d7SGordon Ross /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
647dc10d7SGordon Ross  */
747dc10d7SGordon Ross /*
847dc10d7SGordon Ross  *
947dc10d7SGordon Ross  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
1047dc10d7SGordon Ross  * Copyright (c) 2009, 2013, Intel Corporation.
1147dc10d7SGordon Ross  * All Rights Reserved.
1247dc10d7SGordon Ross  *
1347dc10d7SGordon Ross  * Permission is hereby granted, free of charge, to any person obtaining a
1447dc10d7SGordon Ross  * copy of this software and associated documentation files (the
1547dc10d7SGordon Ross  * "Software"), to deal in the Software without restriction, including
1647dc10d7SGordon Ross  * without limitation the rights to use, copy, modify, merge, publish,
1747dc10d7SGordon Ross  * distribute, sub license, and/or sell copies of the Software, and to
1847dc10d7SGordon Ross  * permit persons to whom the Software is furnished to do so, subject to
1947dc10d7SGordon Ross  * the following conditions:
2047dc10d7SGordon Ross  *
2147dc10d7SGordon Ross  * The above copyright notice and this permission notice (including the
2247dc10d7SGordon Ross  * next paragraph) shall be included in all copies or substantial portions
2347dc10d7SGordon Ross  * of the Software.
2447dc10d7SGordon Ross  *
2547dc10d7SGordon Ross  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
2647dc10d7SGordon Ross  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
2747dc10d7SGordon Ross  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
2847dc10d7SGordon Ross  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
2947dc10d7SGordon Ross  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
3047dc10d7SGordon Ross  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
3147dc10d7SGordon Ross  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
3247dc10d7SGordon Ross  *
3347dc10d7SGordon Ross  */
3447dc10d7SGordon Ross 
3547dc10d7SGordon Ross #ifndef _I915_DRV_H_
3647dc10d7SGordon Ross #define _I915_DRV_H_
3747dc10d7SGordon Ross 
3847dc10d7SGordon Ross #include "i915_drm.h"
3947dc10d7SGordon Ross #include "i915_reg.h"
4047dc10d7SGordon Ross #include "intel_bios.h"
4147dc10d7SGordon Ross #include "intel_ringbuffer.h"
4247dc10d7SGordon Ross 
4347dc10d7SGordon Ross #include <sys/systm.h> /* for __lintzero */
4447dc10d7SGordon Ross 
4547dc10d7SGordon Ross /* General customization:
4647dc10d7SGordon Ross  */
4747dc10d7SGordon Ross 
4847dc10d7SGordon Ross #define DRIVER_AUTHOR		"Tungsten Graphics, Inc."
4947dc10d7SGordon Ross 
5047dc10d7SGordon Ross #define DRIVER_NAME		"i915"
5147dc10d7SGordon Ross #define DRIVER_DESC		"Intel Graphics for Solaris"
5247dc10d7SGordon Ross #define DRIVER_DATE		"2013/06/19"
5347dc10d7SGordon Ross 
5447dc10d7SGordon Ross enum pipe {
5547dc10d7SGordon Ross 	PIPE_A = 0,
5647dc10d7SGordon Ross 	PIPE_B,
5747dc10d7SGordon Ross 	PIPE_C,
5847dc10d7SGordon Ross 	I915_MAX_PIPES
5947dc10d7SGordon Ross };
6047dc10d7SGordon Ross #define pipe_name(p) ((p) + 'A')
6147dc10d7SGordon Ross 
6247dc10d7SGordon Ross enum transcoder {
6347dc10d7SGordon Ross 	TRANSCODER_A = 0,
6447dc10d7SGordon Ross 	TRANSCODER_B,
6547dc10d7SGordon Ross 	TRANSCODER_C,
6647dc10d7SGordon Ross 	TRANSCODER_EDP = 0xF,
6747dc10d7SGordon Ross };
6847dc10d7SGordon Ross #define transcoder_name(t) ((t) + 'A')
6947dc10d7SGordon Ross 
7047dc10d7SGordon Ross enum plane {
7147dc10d7SGordon Ross 	PLANE_A = 0,
7247dc10d7SGordon Ross 	PLANE_B,
7347dc10d7SGordon Ross 	PLANE_C,
7447dc10d7SGordon Ross };
7547dc10d7SGordon Ross #define plane_name(p) ((p) + 'A')
7647dc10d7SGordon Ross 
7747dc10d7SGordon Ross #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
7847dc10d7SGordon Ross 
7947dc10d7SGordon Ross enum port {
8047dc10d7SGordon Ross 	PORT_A = 0,
8147dc10d7SGordon Ross 	PORT_B,
8247dc10d7SGordon Ross 	PORT_C,
8347dc10d7SGordon Ross 	PORT_D,
8447dc10d7SGordon Ross 	PORT_E,
8547dc10d7SGordon Ross 	I915_MAX_PORTS
8647dc10d7SGordon Ross };
8747dc10d7SGordon Ross #define port_name(p) ((p) + 'A')
8847dc10d7SGordon Ross 
8947dc10d7SGordon Ross enum intel_display_power_domain {
9047dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_A,
9147dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_B,
9247dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_C,
9347dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
9447dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
9547dc10d7SGordon Ross 	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
9647dc10d7SGordon Ross 	POWER_DOMAIN_TRANSCODER_A,
9747dc10d7SGordon Ross 	POWER_DOMAIN_TRANSCODER_B,
9847dc10d7SGordon Ross 	POWER_DOMAIN_TRANSCODER_C,
9947dc10d7SGordon Ross 	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
10047dc10d7SGordon Ross };
10147dc10d7SGordon Ross 
10247dc10d7SGordon Ross #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
10347dc10d7SGordon Ross #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
10447dc10d7SGordon Ross 		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
10547dc10d7SGordon Ross #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
10647dc10d7SGordon Ross 
10747dc10d7SGordon Ross enum hpd_pin {
10847dc10d7SGordon Ross 	HPD_NONE = 0,
10947dc10d7SGordon Ross 	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
11047dc10d7SGordon Ross 	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
11147dc10d7SGordon Ross 	HPD_CRT,
11247dc10d7SGordon Ross 	HPD_SDVO_B,
11347dc10d7SGordon Ross 	HPD_SDVO_C,
11447dc10d7SGordon Ross 	HPD_PORT_B,
11547dc10d7SGordon Ross 	HPD_PORT_C,
11647dc10d7SGordon Ross 	HPD_PORT_D,
11747dc10d7SGordon Ross 	HPD_NUM_PINS
11847dc10d7SGordon Ross };
11947dc10d7SGordon Ross 
12047dc10d7SGordon Ross #define I915_GEM_GPU_DOMAINS \
12147dc10d7SGordon Ross 	(I915_GEM_DOMAIN_RENDER | \
12247dc10d7SGordon Ross 	 I915_GEM_DOMAIN_SAMPLER | \
12347dc10d7SGordon Ross 	 I915_GEM_DOMAIN_COMMAND | \
12447dc10d7SGordon Ross 	 I915_GEM_DOMAIN_INSTRUCTION | \
12547dc10d7SGordon Ross 	 I915_GEM_DOMAIN_VERTEX)
12647dc10d7SGordon Ross 
12747dc10d7SGordon Ross #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
12847dc10d7SGordon Ross 
12947dc10d7SGordon Ross #define for_each_encoder_on_crtc(dev, __crtc, _intel_encoder) \
13047dc10d7SGordon Ross 	list_for_each_entry((_intel_encoder), struct intel_encoder, &(dev)->mode_config.encoder_list, base.head) \
13147dc10d7SGordon Ross 		if ((_intel_encoder)->base.crtc == (__crtc))
13247dc10d7SGordon Ross 
13347dc10d7SGordon Ross struct drm_i915_private;
13447dc10d7SGordon Ross 
13547dc10d7SGordon Ross enum intel_dpll_id {
13647dc10d7SGordon Ross 	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
13747dc10d7SGordon Ross 	/* real shared dpll ids must be >= 0 */
13847dc10d7SGordon Ross 	DPLL_ID_PCH_PLL_A,
13947dc10d7SGordon Ross 	DPLL_ID_PCH_PLL_B,
14047dc10d7SGordon Ross };
14147dc10d7SGordon Ross #define I915_NUM_PLLS 2
14247dc10d7SGordon Ross 
14347dc10d7SGordon Ross struct intel_dpll_hw_state {
14447dc10d7SGordon Ross 	uint32_t dpll;
14547dc10d7SGordon Ross 	uint32_t fp0;
14647dc10d7SGordon Ross 	uint32_t fp1;
14747dc10d7SGordon Ross };
14847dc10d7SGordon Ross 
14947dc10d7SGordon Ross struct intel_shared_dpll {
15047dc10d7SGordon Ross 	int refcount; /* count of number of CRTCs sharing this PLL */
15147dc10d7SGordon Ross 	int active; /* count of number of active CRTCs (i.e. DPMS on) */
15247dc10d7SGordon Ross 	bool on; /* is the PLL actually active? Disabled during modeset */
15347dc10d7SGordon Ross 	const char *name;
15447dc10d7SGordon Ross 	/* should match the index in the dev_priv->shared_dplls array */
15547dc10d7SGordon Ross 	enum intel_dpll_id id;
15647dc10d7SGordon Ross 	struct intel_dpll_hw_state hw_state;
15747dc10d7SGordon Ross 	void (*enable)(struct drm_i915_private *dev_priv,
15847dc10d7SGordon Ross 		       struct intel_shared_dpll *pll);
15947dc10d7SGordon Ross 	void (*disable)(struct drm_i915_private *dev_priv,
16047dc10d7SGordon Ross 			struct intel_shared_dpll *pll);
16147dc10d7SGordon Ross 	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
16247dc10d7SGordon Ross 			     struct intel_shared_dpll *pll,
16347dc10d7SGordon Ross 			     struct intel_dpll_hw_state *hw_state);
16447dc10d7SGordon Ross };
16547dc10d7SGordon Ross 
16647dc10d7SGordon Ross /* Used by dp and fdi links */
16747dc10d7SGordon Ross struct intel_link_m_n {
16847dc10d7SGordon Ross 	uint32_t	tu;
16947dc10d7SGordon Ross 	uint32_t	gmch_m;
17047dc10d7SGordon Ross 	uint32_t	gmch_n;
17147dc10d7SGordon Ross 	uint32_t	link_m;
17247dc10d7SGordon Ross 	uint32_t	link_n;
17347dc10d7SGordon Ross };
17447dc10d7SGordon Ross 
17547dc10d7SGordon Ross void intel_link_compute_m_n(int bpp, int nlanes,
17647dc10d7SGordon Ross 			    int pixel_clock, int link_clock,
17747dc10d7SGordon Ross 			    struct intel_link_m_n *m_n);
17847dc10d7SGordon Ross 
17947dc10d7SGordon Ross extern int gpu_dump;
18047dc10d7SGordon Ross 
18147dc10d7SGordon Ross struct intel_ddi_plls {
18247dc10d7SGordon Ross 	int spll_refcount;
18347dc10d7SGordon Ross 	int wrpll1_refcount;
18447dc10d7SGordon Ross 	int wrpll2_refcount;
18547dc10d7SGordon Ross };
18647dc10d7SGordon Ross 
18747dc10d7SGordon Ross /* Interface history:
18847dc10d7SGordon Ross  *
18947dc10d7SGordon Ross  * 1.1: Original.
19047dc10d7SGordon Ross  * 1.2: Add Power Management
19147dc10d7SGordon Ross  * 1.3: Add vblank support
19247dc10d7SGordon Ross  * 1.4: Fix cmdbuffer path, add heap destroy
19347dc10d7SGordon Ross  * 1.5: Add vblank pipe configuration
19447dc10d7SGordon Ross  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
19547dc10d7SGordon Ross  *      - Support vertical blank on secondary display pipe
19647dc10d7SGordon Ross  */
19747dc10d7SGordon Ross #define DRIVER_MAJOR		1
19847dc10d7SGordon Ross #define DRIVER_MINOR		6
19947dc10d7SGordon Ross #define DRIVER_PATCHLEVEL	20130900
20047dc10d7SGordon Ross 
20147dc10d7SGordon Ross #define WATCH_COHERENCY	0
20247dc10d7SGordon Ross #define WATCH_LISTS	0
20347dc10d7SGordon Ross #define WATCH_GTT	0
20447dc10d7SGordon Ross 
20547dc10d7SGordon Ross #define I915_GEM_PHYS_CURSOR_0 1
20647dc10d7SGordon Ross #define I915_GEM_PHYS_CURSOR_1 2
20747dc10d7SGordon Ross #define I915_GEM_PHYS_OVERLAY_REGS 3
20847dc10d7SGordon Ross #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
20947dc10d7SGordon Ross 
21047dc10d7SGordon Ross struct drm_i915_gem_phys_object {
21147dc10d7SGordon Ross 	int id;
21247dc10d7SGordon Ross 	struct page **page_list;
21347dc10d7SGordon Ross 	drm_dma_handle_t *handle;
21447dc10d7SGordon Ross 	struct drm_i915_gem_object *cur_obj;
21547dc10d7SGordon Ross };
21647dc10d7SGordon Ross 
21747dc10d7SGordon Ross struct mem_block {
21847dc10d7SGordon Ross 	struct mem_block *next;
21947dc10d7SGordon Ross 	struct mem_block *prev;
22047dc10d7SGordon Ross 	int start;
22147dc10d7SGordon Ross 	int size;
22247dc10d7SGordon Ross 	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
22347dc10d7SGordon Ross };
22447dc10d7SGordon Ross 
22547dc10d7SGordon Ross struct opregion_header;
22647dc10d7SGordon Ross struct opregion_acpi;
22747dc10d7SGordon Ross struct opregion_swsci;
22847dc10d7SGordon Ross struct opregion_asle;
22947dc10d7SGordon Ross 
23047dc10d7SGordon Ross struct intel_opregion {
23147dc10d7SGordon Ross 	struct opregion_header *header;
23247dc10d7SGordon Ross 	struct opregion_acpi *acpi;
23347dc10d7SGordon Ross 	struct opregion_swsci *swsci;
23447dc10d7SGordon Ross 	struct opregion_asle *asle;
23547dc10d7SGordon Ross 	void *vbt;
23647dc10d7SGordon Ross 	u32 *lid_state;
23747dc10d7SGordon Ross };
23847dc10d7SGordon Ross #define OPREGION_SIZE            (8*1024)
23947dc10d7SGordon Ross 
24047dc10d7SGordon Ross struct intel_overlay;
24147dc10d7SGordon Ross struct intel_overlay_error_state;
24247dc10d7SGordon Ross 
24347dc10d7SGordon Ross struct drm_i915_master_private {
24447dc10d7SGordon Ross 	drm_local_map_t *sarea;
24547dc10d7SGordon Ross 	struct _drm_i915_sarea *sarea_priv;
24647dc10d7SGordon Ross };
24747dc10d7SGordon Ross #define I915_FENCE_REG_NONE -1
24847dc10d7SGordon Ross #define I915_MAX_NUM_FENCES 32
24947dc10d7SGordon Ross /* 16 fences + sign bit for FENCE_REG_NONE */
25047dc10d7SGordon Ross #define I915_MAX_NUM_FENCE_BITS 6
25147dc10d7SGordon Ross 
25247dc10d7SGordon Ross struct drm_i915_fence_reg {
25347dc10d7SGordon Ross 	struct list_head lru_list;
25447dc10d7SGordon Ross 	struct drm_i915_gem_object *obj;
25547dc10d7SGordon Ross 	int pin_count;
25647dc10d7SGordon Ross };
25747dc10d7SGordon Ross 
25847dc10d7SGordon Ross #define I2C_NAME_SIZE	20
25947dc10d7SGordon Ross 
26047dc10d7SGordon Ross struct sdvo_device_mapping {
26147dc10d7SGordon Ross 	u8 initialized;
26247dc10d7SGordon Ross 	u8 dvo_port;
26347dc10d7SGordon Ross 	u8 slave_addr;
26447dc10d7SGordon Ross 	u8 dvo_wiring;
26547dc10d7SGordon Ross 	u8 i2c_pin;
26647dc10d7SGordon Ross 	u8 ddc_pin;
26747dc10d7SGordon Ross };
26847dc10d7SGordon Ross 
26947dc10d7SGordon Ross struct intel_display_error_state;
27047dc10d7SGordon Ross struct drm_i915_error_state {
27147dc10d7SGordon Ross 	struct kref ref;
27247dc10d7SGordon Ross 	u32 eir;
27347dc10d7SGordon Ross 	u32 pgtbl_er;
27447dc10d7SGordon Ross 	u32 ier;
27547dc10d7SGordon Ross 	u32 ccid;
27647dc10d7SGordon Ross 	u32 derrmr;
27747dc10d7SGordon Ross 	u32 forcewake;
27847dc10d7SGordon Ross 	bool waiting[I915_NUM_RINGS];
27947dc10d7SGordon Ross 	u32 pipestat[I915_MAX_PIPES];
28047dc10d7SGordon Ross 	u32 tail[I915_NUM_RINGS];
28147dc10d7SGordon Ross 	u32 head[I915_NUM_RINGS];
28247dc10d7SGordon Ross 	u32 ctl[I915_NUM_RINGS];
28347dc10d7SGordon Ross 	u32 ipeir[I915_NUM_RINGS];
28447dc10d7SGordon Ross 	u32 ipehr[I915_NUM_RINGS];
28547dc10d7SGordon Ross 	u32 instdone[I915_NUM_RINGS];
28647dc10d7SGordon Ross 	u32 acthd[I915_NUM_RINGS];
28747dc10d7SGordon Ross 	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
28847dc10d7SGordon Ross 	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
28947dc10d7SGordon Ross 	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
29047dc10d7SGordon Ross 	/* our own tracking of ring head and tail */
29147dc10d7SGordon Ross 	u32 cpu_ring_head[I915_NUM_RINGS];
29247dc10d7SGordon Ross 	u32 cpu_ring_tail[I915_NUM_RINGS];
29347dc10d7SGordon Ross 	u32 error; /* gen6+ */
29447dc10d7SGordon Ross 	u32 err_int; /* gen7 */
29547dc10d7SGordon Ross 	u32 instpm[I915_NUM_RINGS];
29647dc10d7SGordon Ross 	u32 instps[I915_NUM_RINGS];
29747dc10d7SGordon Ross 	u32 extra_instdone[I915_NUM_INSTDONE_REG];
29847dc10d7SGordon Ross 	u32 seqno[I915_NUM_RINGS];
29947dc10d7SGordon Ross 	u64 bbaddr;
30047dc10d7SGordon Ross 	u32 fault_reg[I915_NUM_RINGS];
30147dc10d7SGordon Ross 	u32 done_reg;
30247dc10d7SGordon Ross 	u32 faddr[I915_NUM_RINGS];
30347dc10d7SGordon Ross 	u64 fence[I915_MAX_NUM_FENCES];
30447dc10d7SGordon Ross 	struct timeval time;
30547dc10d7SGordon Ross 	struct drm_i915_error_ring {
30647dc10d7SGordon Ross 		struct drm_i915_error_object {
30747dc10d7SGordon Ross 			int page_count;
30847dc10d7SGordon Ross 			u32 gtt_offset;
30947dc10d7SGordon Ross 			u32 **pages;
31047dc10d7SGordon Ross 		} *ringbuffer, *batchbuffer;
31147dc10d7SGordon Ross 		struct drm_i915_error_request {
31247dc10d7SGordon Ross 			long err_jiffies;
31347dc10d7SGordon Ross 			u32 seqno;
31447dc10d7SGordon Ross 			u32 tail;
31547dc10d7SGordon Ross 		} *requests;
31647dc10d7SGordon Ross 		int num_requests;
31747dc10d7SGordon Ross 	} ring[I915_NUM_RINGS];
31847dc10d7SGordon Ross 	struct drm_i915_error_buffer {
31947dc10d7SGordon Ross 		size_t size;
32047dc10d7SGordon Ross 		u32 name;
32147dc10d7SGordon Ross 		u32 rseqno, wseqno;
32247dc10d7SGordon Ross 		u32 gtt_offset;
32347dc10d7SGordon Ross 		u32 read_domains;
32447dc10d7SGordon Ross 		u32 write_domain;
32547dc10d7SGordon Ross 		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
32647dc10d7SGordon Ross 		s32 pinned:2;
32747dc10d7SGordon Ross 		u32 tiling:2;
32847dc10d7SGordon Ross 		u32 dirty:1;
32947dc10d7SGordon Ross 		u32 purgeable:1;
33047dc10d7SGordon Ross 		u32 ring:4;
33147dc10d7SGordon Ross 		u32 cache_level:2;
33247dc10d7SGordon Ross 	} *active_bo, *pinned_bo;
33347dc10d7SGordon Ross 	u32 active_bo_count, pinned_bo_count;
33447dc10d7SGordon Ross 	struct intel_overlay_error_state *overlay;
33547dc10d7SGordon Ross 	struct intel_display_error_state *display;
33647dc10d7SGordon Ross };
33747dc10d7SGordon Ross 
33847dc10d7SGordon Ross struct intel_crtc_config;
33947dc10d7SGordon Ross struct intel_crtc;
34047dc10d7SGordon Ross struct intel_limit;
34147dc10d7SGordon Ross struct dpll;
34247dc10d7SGordon Ross 
34347dc10d7SGordon Ross struct drm_i915_display_funcs {
34447dc10d7SGordon Ross 	bool (*fbc_enabled)(struct drm_device *dev);
34547dc10d7SGordon Ross 	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
34647dc10d7SGordon Ross 	void (*disable_fbc)(struct drm_device *dev);
34747dc10d7SGordon Ross 	int (*get_display_clock_speed)(struct drm_device *dev);
34847dc10d7SGordon Ross 	int (*get_fifo_size)(struct drm_device *dev, int plane);
34947dc10d7SGordon Ross 	/**
35047dc10d7SGordon Ross 	 * find_dpll() - Find the best values for the PLL
35147dc10d7SGordon Ross 	 * @limit: limits for the PLL
35247dc10d7SGordon Ross 	 * @crtc: current CRTC
35347dc10d7SGordon Ross 	 * @target: target frequency in kHz
35447dc10d7SGordon Ross 	 * @refclk: reference clock frequency in kHz
35547dc10d7SGordon Ross 	 * @match_clock: if provided, @best_clock P divider must
35647dc10d7SGordon Ross 	 *               match the P divider from @match_clock
35747dc10d7SGordon Ross 	 *               used for LVDS downclocking
35847dc10d7SGordon Ross 	 * @best_clock: best PLL values found
35947dc10d7SGordon Ross 	 *
36047dc10d7SGordon Ross 	 * Returns true on success, false on failure.
36147dc10d7SGordon Ross 	 */
36247dc10d7SGordon Ross 	bool (*find_dpll)(const struct intel_limit *limit,
36347dc10d7SGordon Ross 			  struct drm_crtc *crtc,
36447dc10d7SGordon Ross 			  int target, int refclk,
36547dc10d7SGordon Ross 			  struct dpll *match_clock,
36647dc10d7SGordon Ross 			  struct dpll *best_clock);
36747dc10d7SGordon Ross 	void (*update_wm)(struct drm_device *dev);
36847dc10d7SGordon Ross 	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
36947dc10d7SGordon Ross 				 uint32_t sprite_width, int pixel_size,
37047dc10d7SGordon Ross 				 bool enable);
37147dc10d7SGordon Ross 	void (*modeset_global_resources)(struct drm_device *dev);
37247dc10d7SGordon Ross 	/* Returns the active state of the crtc, and if the crtc is active,
37347dc10d7SGordon Ross 	 * fills out the pipe-config with the hw state. */
37447dc10d7SGordon Ross 	bool (*get_pipe_config)(struct intel_crtc *,
37547dc10d7SGordon Ross 				struct intel_crtc_config *);
37647dc10d7SGordon Ross 	int (*crtc_mode_set)(struct drm_crtc *crtc,
37747dc10d7SGordon Ross 			     int x, int y,
37847dc10d7SGordon Ross 			     struct drm_framebuffer *old_fb);
37947dc10d7SGordon Ross 	void (*crtc_enable)(struct drm_crtc *crtc);
38047dc10d7SGordon Ross 	void (*crtc_disable)(struct drm_crtc *crtc);
38147dc10d7SGordon Ross 	void (*off)(struct drm_crtc *crtc);
38247dc10d7SGordon Ross 	void (*write_eld)(struct drm_connector *connector,
38347dc10d7SGordon Ross 			  struct drm_crtc *crtc);
38447dc10d7SGordon Ross 	void (*fdi_link_train)(struct drm_crtc *crtc);
38547dc10d7SGordon Ross 	void (*init_clock_gating)(struct drm_device *dev);
38647dc10d7SGordon Ross 	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
38747dc10d7SGordon Ross 			struct drm_framebuffer *fb,
38847dc10d7SGordon Ross 			struct drm_i915_gem_object *obj);
38947dc10d7SGordon Ross 	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
39047dc10d7SGordon Ross 			    int x, int y);
39147dc10d7SGordon Ross 	void (*hpd_irq_setup)(struct drm_device *dev);
39247dc10d7SGordon Ross 	/* clock updates for mode set */
39347dc10d7SGordon Ross 	/* cursor updates */
39447dc10d7SGordon Ross 	/* render clock increase/decrease */
39547dc10d7SGordon Ross 	/* display clock increase/decrease */
39647dc10d7SGordon Ross 	/* pll clock increase/decrease */
39747dc10d7SGordon Ross };
39847dc10d7SGordon Ross 
39947dc10d7SGordon Ross struct drm_i915_gt_funcs {
40047dc10d7SGordon Ross 	void (*force_wake_get)(struct drm_i915_private *dev_priv);
40147dc10d7SGordon Ross 	void (*force_wake_put)(struct drm_i915_private *dev_priv);
40247dc10d7SGordon Ross };
40347dc10d7SGordon Ross 
40447dc10d7SGordon Ross #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
40547dc10d7SGordon Ross 	func(is_mobile) sep \
40647dc10d7SGordon Ross 	func(is_i85x) sep \
40747dc10d7SGordon Ross 	func(is_i915g) sep \
40847dc10d7SGordon Ross 	func(is_i945gm) sep \
40947dc10d7SGordon Ross 	func(is_g33) sep \
41047dc10d7SGordon Ross 	func(need_gfx_hws) sep \
41147dc10d7SGordon Ross 	func(is_g4x) sep \
41247dc10d7SGordon Ross 	func(is_pineview) sep \
41347dc10d7SGordon Ross 	func(is_broadwater) sep \
41447dc10d7SGordon Ross 	func(is_crestline) sep \
41547dc10d7SGordon Ross 	func(is_ivybridge) sep \
41647dc10d7SGordon Ross 	func(is_valleyview) sep \
41747dc10d7SGordon Ross 	func(is_haswell) sep \
41847dc10d7SGordon Ross 	func(has_force_wake) sep \
41947dc10d7SGordon Ross 	func(has_fbc) sep \
42047dc10d7SGordon Ross 	func(has_pipe_cxsr) sep \
42147dc10d7SGordon Ross 	func(has_hotplug) sep \
42247dc10d7SGordon Ross 	func(cursor_needs_physical) sep \
42347dc10d7SGordon Ross 	func(has_overlay) sep \
42447dc10d7SGordon Ross 	func(overlay_needs_physical) sep \
42547dc10d7SGordon Ross 	func(supports_tv) sep \
42647dc10d7SGordon Ross 	func(has_bsd_ring) sep \
42747dc10d7SGordon Ross 	func(has_blt_ring) sep \
42847dc10d7SGordon Ross 	func(has_vebox_ring) sep \
42947dc10d7SGordon Ross 	func(has_llc) sep \
43047dc10d7SGordon Ross 	func(has_ddi) sep \
43147dc10d7SGordon Ross 	func(has_fpga_dbg)
43247dc10d7SGordon Ross 
43347dc10d7SGordon Ross #define DEFINE_FLAG(name) u8 name:1
43447dc10d7SGordon Ross #define SEP_SEMICOLON ;
43547dc10d7SGordon Ross 
43647dc10d7SGordon Ross struct intel_device_info {
43747dc10d7SGordon Ross 	u32 display_mmio_offset;
43847dc10d7SGordon Ross 	u8 num_pipes:3;
43947dc10d7SGordon Ross 	u8 gen;
44047dc10d7SGordon Ross 	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
44147dc10d7SGordon Ross };
44247dc10d7SGordon Ross 
44347dc10d7SGordon Ross #undef DEFINE_FLAG
44447dc10d7SGordon Ross #undef SEP_SEMICOLON
44547dc10d7SGordon Ross 
44647dc10d7SGordon Ross enum i915_cache_level {
44747dc10d7SGordon Ross 	I915_CACHE_NONE = 0,
44847dc10d7SGordon Ross 	I915_CACHE_LLC,
44947dc10d7SGordon Ross 	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
45047dc10d7SGordon Ross };
45147dc10d7SGordon Ross 
45247dc10d7SGordon Ross typedef uint32_t gen6_gtt_pte_t;
45347dc10d7SGordon Ross 
45447dc10d7SGordon Ross /* The Graphics Translation Table is the way in which GEN hardware translates a
45547dc10d7SGordon Ross  * Graphics Virtual Address into a Physical Address. In addition to the normal
45647dc10d7SGordon Ross  * collateral associated with any va->pa translations GEN hardware also has a
45747dc10d7SGordon Ross  * portion of the GTT which can be mapped by the CPU and remain both coherent
45847dc10d7SGordon Ross  * and correct (in cases like swizzling). That region is referred to as GMADR in
45947dc10d7SGordon Ross  * the spec.
46047dc10d7SGordon Ross  */
46147dc10d7SGordon Ross struct i915_gtt {
46247dc10d7SGordon Ross 	unsigned long start;		/* Start offset of used GTT */
46347dc10d7SGordon Ross 	size_t total;			/* Total size GTT can map */
46447dc10d7SGordon Ross 	size_t stolen_size;		/* Total size of stolen memory */
46547dc10d7SGordon Ross 
46647dc10d7SGordon Ross 	unsigned long mappable_end;	/* End offset that we can CPU map */
46747dc10d7SGordon Ross 	drm_local_map_t gtt_mapping;
46847dc10d7SGordon Ross 	unsigned long mappable_base;	/* PA of our GMADR */
46947dc10d7SGordon Ross 
47047dc10d7SGordon Ross 
47147dc10d7SGordon Ross 	struct drm_gem_object *scratch_page;
47247dc10d7SGordon Ross 
47347dc10d7SGordon Ross 	caddr_t	virtual_gtt;
47447dc10d7SGordon Ross 
47547dc10d7SGordon Ross 	/* global gtt ops */
47647dc10d7SGordon Ross 	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
47747dc10d7SGordon Ross 			  size_t *stolen);
47847dc10d7SGordon Ross 	void (*gtt_remove)(struct drm_device *dev);
47947dc10d7SGordon Ross 	void (*gtt_clear_range)(struct drm_device *dev,
48047dc10d7SGordon Ross 				struct drm_i915_gem_object *obj,
48147dc10d7SGordon Ross 				uint32_t type);
48247dc10d7SGordon Ross 	void (*gtt_insert_entries)(struct drm_i915_gem_object *obj,
48347dc10d7SGordon Ross 				   enum i915_cache_level cache_level);
48447dc10d7SGordon Ross 	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
48547dc10d7SGordon Ross 				     uint64_t addr,
48647dc10d7SGordon Ross 				     enum i915_cache_level level);
48747dc10d7SGordon Ross };
48847dc10d7SGordon Ross #define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
48947dc10d7SGordon Ross 
49047dc10d7SGordon Ross #define I915_PPGTT_PD_ENTRIES 512
49147dc10d7SGordon Ross #define I915_PPGTT_PT_ENTRIES 1024
49247dc10d7SGordon Ross struct i915_hw_ppgtt {
49347dc10d7SGordon Ross 	struct drm_device *dev;
49447dc10d7SGordon Ross 	unsigned num_pd_entries;
49547dc10d7SGordon Ross 	pfn_t *pt_pages;
49647dc10d7SGordon Ross 	uint32_t pd_offset;
49747dc10d7SGordon Ross 	ddi_dma_handle_t dma_hdl;
49847dc10d7SGordon Ross 	ddi_acc_handle_t acc_hdl;
49947dc10d7SGordon Ross 	caddr_t kaddr;
50047dc10d7SGordon Ross 	size_t real_size;	/* real size of memory */
50147dc10d7SGordon Ross 	uint64_t	scratch_page_paddr;
50247dc10d7SGordon Ross 	/* pte functions, mirroring the interface of the global gtt. */
50347dc10d7SGordon Ross 	void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
50447dc10d7SGordon Ross 			    unsigned int first_entry,
50547dc10d7SGordon Ross 			    unsigned int num_entries);
50647dc10d7SGordon Ross 	void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
50747dc10d7SGordon Ross 				    unsigned first_entry, unsigned num_entries,
50847dc10d7SGordon Ross 				    pfn_t *pages, enum i915_cache_level cache_level);
50947dc10d7SGordon Ross 	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
51047dc10d7SGordon Ross 				     uint64_t addr,
51147dc10d7SGordon Ross 				     enum i915_cache_level level);
51247dc10d7SGordon Ross 	int (*enable)(struct drm_device *dev);
51347dc10d7SGordon Ross 	void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
51447dc10d7SGordon Ross };
51547dc10d7SGordon Ross 
51647dc10d7SGordon Ross struct i915_ctx_hang_stats {
51747dc10d7SGordon Ross 	/* This context had batch pending when hang was declared */
51847dc10d7SGordon Ross 	unsigned batch_pending;
51947dc10d7SGordon Ross 
52047dc10d7SGordon Ross 	/* This context had batch active when hang was declared */
52147dc10d7SGordon Ross 	unsigned batch_active;
52247dc10d7SGordon Ross };
52347dc10d7SGordon Ross 
52447dc10d7SGordon Ross /* This must match up with the value previously used for execbuf2.rsvd1. */
52547dc10d7SGordon Ross #define DEFAULT_CONTEXT_ID 0
52647dc10d7SGordon Ross struct i915_hw_context {
52747dc10d7SGordon Ross 	struct kref ref;
52847dc10d7SGordon Ross 	int id;
52947dc10d7SGordon Ross 	bool is_initialized;
53047dc10d7SGordon Ross 	struct drm_i915_file_private *file_priv;
53147dc10d7SGordon Ross 	struct intel_ring_buffer *ring;
53247dc10d7SGordon Ross 	struct drm_i915_gem_object *obj;
53347dc10d7SGordon Ross 	struct i915_ctx_hang_stats hang_stats;
53447dc10d7SGordon Ross };
53547dc10d7SGordon Ross 
53647dc10d7SGordon Ross enum no_fbc_reason {
53747dc10d7SGordon Ross 	FBC_NO_OUTPUT, /* no outputs enabled to compress */
53847dc10d7SGordon Ross 	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
53947dc10d7SGordon Ross 	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
54047dc10d7SGordon Ross 	FBC_MODE_TOO_LARGE, /* mode too large for compression */
54147dc10d7SGordon Ross 	FBC_BAD_PLANE, /* fbc not supported on plane */
54247dc10d7SGordon Ross 	FBC_NOT_TILED, /* buffer not tiled */
54347dc10d7SGordon Ross 	FBC_MULTIPLE_PIPES, /* more than one pipe active */
54447dc10d7SGordon Ross 	FBC_MODULE_PARAM,
54547dc10d7SGordon Ross };
54647dc10d7SGordon Ross 
54747dc10d7SGordon Ross enum intel_pch {
54847dc10d7SGordon Ross 	PCH_NONE = 0,	/* No PCH present */
54947dc10d7SGordon Ross 	PCH_IBX,	/* Ibexpeak PCH */
55047dc10d7SGordon Ross 	PCH_CPT,	/* Cougarpoint PCH */
55147dc10d7SGordon Ross 	PCH_LPT,	/* Lynxpoint PCH */
55247dc10d7SGordon Ross 	PCH_NOP,
55347dc10d7SGordon Ross };
55447dc10d7SGordon Ross 
55547dc10d7SGordon Ross enum intel_sbi_destination {
55647dc10d7SGordon Ross 	SBI_ICLK,
55747dc10d7SGordon Ross 	SBI_MPHY,
55847dc10d7SGordon Ross };
55947dc10d7SGordon Ross 
56047dc10d7SGordon Ross #define QUIRK_PIPEA_FORCE (1<<0)
56147dc10d7SGordon Ross #define QUIRK_LVDS_SSC_DISABLE (1<<1)
56247dc10d7SGordon Ross #define QUIRK_INVERT_BRIGHTNESS (1<<2)
56347dc10d7SGordon Ross #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
56447dc10d7SGordon Ross 
56547dc10d7SGordon Ross struct intel_fbdev;
56647dc10d7SGordon Ross struct intel_fbc_work;
56747dc10d7SGordon Ross 
56847dc10d7SGordon Ross struct intel_gmbus {
56947dc10d7SGordon Ross 	struct i2c_adapter adapter;
57047dc10d7SGordon Ross 	bool force_bit;
57147dc10d7SGordon Ross 	u32 reg0;
57247dc10d7SGordon Ross 	u32 gpio_reg;
57347dc10d7SGordon Ross 	struct drm_i915_private *dev_priv;
57447dc10d7SGordon Ross };
57547dc10d7SGordon Ross 
57647dc10d7SGordon Ross typedef struct drm_i915_bridge_dev {
57747dc10d7SGordon Ross 	ldi_ident_t ldi_id;
57847dc10d7SGordon Ross 	ldi_handle_t bridge_dev_hdl;
57947dc10d7SGordon Ross } drm_i915_bridge_dev_t;
58047dc10d7SGordon Ross 
58147dc10d7SGordon Ross struct i915_suspend_saved_registers {
58247dc10d7SGordon Ross 	u8 saveLBB;
58347dc10d7SGordon Ross 	u32 saveDSPACNTR;
58447dc10d7SGordon Ross 	u32 saveDSPBCNTR;
58547dc10d7SGordon Ross 	u32 saveDSPARB;
58647dc10d7SGordon Ross 	u32 saveHWS;
58747dc10d7SGordon Ross 	u32 savePIPEACONF;
58847dc10d7SGordon Ross 	u32 savePIPEBCONF;
58947dc10d7SGordon Ross 	u32 savePIPEASRC;
59047dc10d7SGordon Ross 	u32 savePIPEBSRC;
59147dc10d7SGordon Ross 	u32 saveFPA0;
59247dc10d7SGordon Ross 	u32 saveFPA1;
59347dc10d7SGordon Ross 	u32 saveDPLL_A;
59447dc10d7SGordon Ross 	u32 saveDPLL_A_MD;
59547dc10d7SGordon Ross 	u32 saveHTOTAL_A;
59647dc10d7SGordon Ross 	u32 saveHBLANK_A;
59747dc10d7SGordon Ross 	u32 saveHSYNC_A;
59847dc10d7SGordon Ross 	u32 saveVTOTAL_A;
59947dc10d7SGordon Ross 	u32 saveVBLANK_A;
60047dc10d7SGordon Ross 	u32 saveVSYNC_A;
60147dc10d7SGordon Ross 	u32 saveBCLRPAT_A;
60247dc10d7SGordon Ross 	u32 saveTRANSACONF;
60347dc10d7SGordon Ross 	u32 saveTRANS_HTOTAL_A;
60447dc10d7SGordon Ross 	u32 saveTRANS_HBLANK_A;
60547dc10d7SGordon Ross 	u32 saveTRANS_HSYNC_A;
60647dc10d7SGordon Ross 	u32 saveTRANS_VTOTAL_A;
60747dc10d7SGordon Ross 	u32 saveTRANS_VBLANK_A;
60847dc10d7SGordon Ross 	u32 saveTRANS_VSYNC_A;
60947dc10d7SGordon Ross 	u32 savePIPEASTAT;
61047dc10d7SGordon Ross 	u32 saveDSPASTRIDE;
61147dc10d7SGordon Ross 	u32 saveDSPASIZE;
61247dc10d7SGordon Ross 	u32 saveDSPAPOS;
61347dc10d7SGordon Ross 	u32 saveDSPAADDR;
61447dc10d7SGordon Ross 	u32 saveDSPASURF;
61547dc10d7SGordon Ross 	u32 saveDSPATILEOFF;
61647dc10d7SGordon Ross 	u32 savePFIT_PGM_RATIOS;
61747dc10d7SGordon Ross 	u32 saveBLC_HIST_CTL;
61847dc10d7SGordon Ross 	u32 saveBLC_PWM_CTL;
61947dc10d7SGordon Ross 	u32 saveBLC_PWM_CTL2;
62047dc10d7SGordon Ross 	u32 saveBLC_CPU_PWM_CTL;
62147dc10d7SGordon Ross 	u32 saveBLC_CPU_PWM_CTL2;
62247dc10d7SGordon Ross 	u32 saveFPB0;
62347dc10d7SGordon Ross 	u32 saveFPB1;
62447dc10d7SGordon Ross 	u32 saveDPLL_B;
62547dc10d7SGordon Ross 	u32 saveDPLL_B_MD;
62647dc10d7SGordon Ross 	u32 saveHTOTAL_B;
62747dc10d7SGordon Ross 	u32 saveHBLANK_B;
62847dc10d7SGordon Ross 	u32 saveHSYNC_B;
62947dc10d7SGordon Ross 	u32 saveVTOTAL_B;
63047dc10d7SGordon Ross 	u32 saveVBLANK_B;
63147dc10d7SGordon Ross 	u32 saveVSYNC_B;
63247dc10d7SGordon Ross 	u32 saveBCLRPAT_B;
63347dc10d7SGordon Ross 	u32 saveTRANSBCONF;
63447dc10d7SGordon Ross 	u32 saveTRANS_HTOTAL_B;
63547dc10d7SGordon Ross 	u32 saveTRANS_HBLANK_B;
63647dc10d7SGordon Ross 	u32 saveTRANS_HSYNC_B;
63747dc10d7SGordon Ross 	u32 saveTRANS_VTOTAL_B;
63847dc10d7SGordon Ross 	u32 saveTRANS_VBLANK_B;
63947dc10d7SGordon Ross 	u32 saveTRANS_VSYNC_B;
64047dc10d7SGordon Ross 	u32 savePIPEBSTAT;
64147dc10d7SGordon Ross 	u32 saveDSPBSTRIDE;
64247dc10d7SGordon Ross 	u32 saveDSPBSIZE;
64347dc10d7SGordon Ross 	u32 saveDSPBPOS;
64447dc10d7SGordon Ross 	u32 saveDSPBADDR;
64547dc10d7SGordon Ross 	u32 saveDSPBSURF;
64647dc10d7SGordon Ross 	u32 saveDSPBTILEOFF;
64747dc10d7SGordon Ross 	u32 saveVGA0;
64847dc10d7SGordon Ross 	u32 saveVGA1;
64947dc10d7SGordon Ross 	u32 saveVGA_PD;
65047dc10d7SGordon Ross 	u32 saveVGACNTRL;
65147dc10d7SGordon Ross 	u32 saveADPA;
65247dc10d7SGordon Ross 	u32 saveLVDS;
65347dc10d7SGordon Ross 	u32 savePP_ON_DELAYS;
65447dc10d7SGordon Ross 	u32 savePP_OFF_DELAYS;
65547dc10d7SGordon Ross 	u32 saveDVOA;
65647dc10d7SGordon Ross 	u32 saveDVOB;
65747dc10d7SGordon Ross 	u32 saveDVOC;
65847dc10d7SGordon Ross 	u32 savePP_ON;
65947dc10d7SGordon Ross 	u32 savePP_OFF;
66047dc10d7SGordon Ross 	u32 savePP_CONTROL;
66147dc10d7SGordon Ross 	u32 savePP_DIVISOR;
66247dc10d7SGordon Ross 	u32 savePFIT_CONTROL;
66347dc10d7SGordon Ross 	u32 save_palette_a[256];
66447dc10d7SGordon Ross 	u32 save_palette_b[256];
66547dc10d7SGordon Ross 	u32 saveDPFC_CB_BASE;
66647dc10d7SGordon Ross 	u32 saveFBC_CFB_BASE;
66747dc10d7SGordon Ross 	u32 saveFBC_LL_BASE;
66847dc10d7SGordon Ross 	u32 saveFBC_CONTROL;
66947dc10d7SGordon Ross 	u32 saveFBC_CONTROL2;
67047dc10d7SGordon Ross 	u32 saveIER;
67147dc10d7SGordon Ross 	u32 saveIIR;
67247dc10d7SGordon Ross 	u32 saveIMR;
67347dc10d7SGordon Ross 	u32 saveDEIER;
67447dc10d7SGordon Ross 	u32 saveDEIMR;
67547dc10d7SGordon Ross 	u32 saveGTIER;
67647dc10d7SGordon Ross 	u32 saveGTIMR;
67747dc10d7SGordon Ross 	u32 saveFDI_RXA_IMR;
67847dc10d7SGordon Ross 	u32 saveFDI_RXB_IMR;
67947dc10d7SGordon Ross 	u32 saveCACHE_MODE_0;
68047dc10d7SGordon Ross 	u32 saveMI_ARB_STATE;
68147dc10d7SGordon Ross 	u32 saveSWF0[16];
68247dc10d7SGordon Ross 	u32 saveSWF1[16];
68347dc10d7SGordon Ross 	u32 saveSWF2[3];
68447dc10d7SGordon Ross 	u8 saveMSR;
68547dc10d7SGordon Ross 	u8 saveSR[8];
68647dc10d7SGordon Ross 	u8 saveGR[25];
68747dc10d7SGordon Ross 	u8 saveAR_INDEX;
68847dc10d7SGordon Ross 	u8 saveAR[21];
68947dc10d7SGordon Ross 	u8 saveDACMASK;
69047dc10d7SGordon Ross 	u8 saveCR[37];
69147dc10d7SGordon Ross 	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
69247dc10d7SGordon Ross 	u32 saveCURACNTR;
69347dc10d7SGordon Ross 	u32 saveCURAPOS;
69447dc10d7SGordon Ross 	u32 saveCURABASE;
69547dc10d7SGordon Ross 	u32 saveCURBCNTR;
69647dc10d7SGordon Ross 	u32 saveCURBPOS;
69747dc10d7SGordon Ross 	u32 saveCURBBASE;
69847dc10d7SGordon Ross 	u32 saveCURSIZE;
69947dc10d7SGordon Ross 	u32 saveDP_B;
70047dc10d7SGordon Ross 	u32 saveDP_C;
70147dc10d7SGordon Ross 	u32 saveDP_D;
70247dc10d7SGordon Ross 	u32 savePIPEA_GMCH_DATA_M;
70347dc10d7SGordon Ross 	u32 savePIPEB_GMCH_DATA_M;
70447dc10d7SGordon Ross 	u32 savePIPEA_GMCH_DATA_N;
70547dc10d7SGordon Ross 	u32 savePIPEB_GMCH_DATA_N;
70647dc10d7SGordon Ross 	u32 savePIPEA_DP_LINK_M;
70747dc10d7SGordon Ross 	u32 savePIPEB_DP_LINK_M;
70847dc10d7SGordon Ross 	u32 savePIPEA_DP_LINK_N;
70947dc10d7SGordon Ross 	u32 savePIPEB_DP_LINK_N;
71047dc10d7SGordon Ross 	u32 saveFDI_RXA_CTL;
71147dc10d7SGordon Ross 	u32 saveFDI_TXA_CTL;
71247dc10d7SGordon Ross 	u32 saveFDI_RXB_CTL;
71347dc10d7SGordon Ross 	u32 saveFDI_TXB_CTL;
71447dc10d7SGordon Ross 	u32 savePFA_CTL_1;
71547dc10d7SGordon Ross 	u32 savePFB_CTL_1;
71647dc10d7SGordon Ross 	u32 savePFA_WIN_SZ;
71747dc10d7SGordon Ross 	u32 savePFB_WIN_SZ;
71847dc10d7SGordon Ross 	u32 savePFA_WIN_POS;
71947dc10d7SGordon Ross 	u32 savePFB_WIN_POS;
72047dc10d7SGordon Ross 	u32 savePCH_DREF_CONTROL;
72147dc10d7SGordon Ross 	u32 saveDISP_ARB_CTL;
72247dc10d7SGordon Ross 	u32 savePIPEA_DATA_M1;
72347dc10d7SGordon Ross 	u32 savePIPEA_DATA_N1;
72447dc10d7SGordon Ross 	u32 savePIPEA_LINK_M1;
72547dc10d7SGordon Ross 	u32 savePIPEA_LINK_N1;
72647dc10d7SGordon Ross 	u32 savePIPEB_DATA_M1;
72747dc10d7SGordon Ross 	u32 savePIPEB_DATA_N1;
72847dc10d7SGordon Ross 	u32 savePIPEB_LINK_M1;
72947dc10d7SGordon Ross 	u32 savePIPEB_LINK_N1;
73047dc10d7SGordon Ross 	u32 saveMCHBAR_RENDER_STANDBY;
73147dc10d7SGordon Ross 	u32 savePCH_PORT_HOTPLUG;
73247dc10d7SGordon Ross 	u32 pgtbl_ctl;
73347dc10d7SGordon Ross };
73447dc10d7SGordon Ross 
73547dc10d7SGordon Ross 
73647dc10d7SGordon Ross struct batch_info_list {
73747dc10d7SGordon Ross 	struct list_head head;
73847dc10d7SGordon Ross 	uint32_t num;
73947dc10d7SGordon Ross 	uint32_t seqno;
74047dc10d7SGordon Ross 	caddr_t *obj_list;
74147dc10d7SGordon Ross };
74247dc10d7SGordon Ross 
74347dc10d7SGordon Ross struct intel_gen6_power_mgmt {
74447dc10d7SGordon Ross 	struct work_struct work;
74547dc10d7SGordon Ross 	struct work_struct vlv_work;
74647dc10d7SGordon Ross 	struct timer_list vlv_timer;
74747dc10d7SGordon Ross 	u32 pm_iir;
74847dc10d7SGordon Ross 	/* lock - irqsave spinlock that protectects the work_struct and
74947dc10d7SGordon Ross 	 * pm_iir. */
75047dc10d7SGordon Ross 	spinlock_t lock;
75147dc10d7SGordon Ross 
75247dc10d7SGordon Ross 	/* The below variables an all the rps hw state are protected by
75347dc10d7SGordon Ross 	 * dev->struct mutext. */
75447dc10d7SGordon Ross 	u8 cur_delay;
75547dc10d7SGordon Ross 	u8 min_delay;
75647dc10d7SGordon Ross 	u8 max_delay;
75747dc10d7SGordon Ross 	u8 rpe_delay;
75847dc10d7SGordon Ross 	u8 hw_max;
75947dc10d7SGordon Ross 
76047dc10d7SGordon Ross 	struct work_struct delayed_resume_work;
76147dc10d7SGordon Ross 	struct timer_list delayed_resume_timer;
76247dc10d7SGordon Ross 
76347dc10d7SGordon Ross 	/*
76447dc10d7SGordon Ross 	 * Protects RPS/RC6 register access and PCU communication.
76547dc10d7SGordon Ross 	 * Must be taken after struct_mutex if nested.
76647dc10d7SGordon Ross 	 */
76747dc10d7SGordon Ross 	struct mutex hw_lock;
76847dc10d7SGordon Ross };
76947dc10d7SGordon Ross 
77047dc10d7SGordon Ross /* defined intel_pm.c */
77147dc10d7SGordon Ross extern spinlock_t mchdev_lock;
77247dc10d7SGordon Ross 
77347dc10d7SGordon Ross struct intel_ilk_power_mgmt {
77447dc10d7SGordon Ross 	u8 cur_delay;
77547dc10d7SGordon Ross 	u8 min_delay;
77647dc10d7SGordon Ross 	u8 max_delay;
77747dc10d7SGordon Ross 	u8 fmax;
77847dc10d7SGordon Ross 	u8 fstart;
77947dc10d7SGordon Ross 
78047dc10d7SGordon Ross 	u64 last_count1;
78147dc10d7SGordon Ross 	unsigned long last_time1;
78247dc10d7SGordon Ross 	unsigned long chipset_power;
78347dc10d7SGordon Ross 	u64 last_count2;
78447dc10d7SGordon Ross 	clock_t	last_time2;
78547dc10d7SGordon Ross 	unsigned long gfx_power;
78647dc10d7SGordon Ross 	u8 corr;
78747dc10d7SGordon Ross 
78847dc10d7SGordon Ross 	int c_m;
78947dc10d7SGordon Ross 	int r_t;
79047dc10d7SGordon Ross 
79147dc10d7SGordon Ross 	struct drm_i915_gem_object *pwrctx;
79247dc10d7SGordon Ross 	struct drm_i915_gem_object *renderctx;
79347dc10d7SGordon Ross };
79447dc10d7SGordon Ross 
79547dc10d7SGordon Ross /* Power well structure for haswell */
79647dc10d7SGordon Ross struct i915_power_well {
79747dc10d7SGordon Ross 	struct drm_device *device;
79847dc10d7SGordon Ross 	spinlock_t lock;
79947dc10d7SGordon Ross 	/* power well enable/disable usage count */
80047dc10d7SGordon Ross 	int count;
80147dc10d7SGordon Ross 	int i915_request;
80247dc10d7SGordon Ross };
80347dc10d7SGordon Ross 
80447dc10d7SGordon Ross struct i915_dri1_state {
80547dc10d7SGordon Ross 	unsigned allow_batchbuffer : 1;
80647dc10d7SGordon Ross 	drm_local_map_t	gfx_hws_cpu_addr;
80747dc10d7SGordon Ross 
80847dc10d7SGordon Ross 	unsigned int cpp;
80947dc10d7SGordon Ross 	int back_offset;
81047dc10d7SGordon Ross 	int front_offset;
81147dc10d7SGordon Ross 	int current_page;
81247dc10d7SGordon Ross 	int page_flipping;
81347dc10d7SGordon Ross 
81447dc10d7SGordon Ross 	uint32_t counter;
81547dc10d7SGordon Ross };
81647dc10d7SGordon Ross 
81747dc10d7SGordon Ross struct intel_l3_parity {
81847dc10d7SGordon Ross 	u32 *remap_info;
81947dc10d7SGordon Ross 	struct work_struct error_work;
82047dc10d7SGordon Ross };
82147dc10d7SGordon Ross 
82247dc10d7SGordon Ross struct i915_gem_mm {
82347dc10d7SGordon Ross 	/** Memory allocator for GTT stolen memory */
82447dc10d7SGordon Ross 	struct drm_mm stolen;
82547dc10d7SGordon Ross 	/** Memory allocator for GTT */
82647dc10d7SGordon Ross 	struct drm_mm gtt_space;
82747dc10d7SGordon Ross 	/** List of all objects in gtt_space. Used to restore gtt
82847dc10d7SGordon Ross 	 * mappings on resume */
82947dc10d7SGordon Ross 	struct list_head bound_list;
83047dc10d7SGordon Ross 	/**
83147dc10d7SGordon Ross 	 * List of objects which are not bound to the GTT (thus
83247dc10d7SGordon Ross 	 * are idle and not used by the GPU) but still have
83347dc10d7SGordon Ross 	 * (presumably uncached) pages still attached.
83447dc10d7SGordon Ross 	 */
83547dc10d7SGordon Ross 	struct list_head unbound_list;
83647dc10d7SGordon Ross 
83747dc10d7SGordon Ross 	/** Usable portion of the GTT for GEM */
83847dc10d7SGordon Ross 	unsigned long stolen_base; /* limited to low memory (32-bit) */
83947dc10d7SGordon Ross 
84047dc10d7SGordon Ross 	int gtt_mtrr;
84147dc10d7SGordon Ross 
84247dc10d7SGordon Ross 	/** PPGTT used for aliasing the PPGTT with the GTT */
84347dc10d7SGordon Ross 	struct i915_hw_ppgtt *aliasing_ppgtt;
84447dc10d7SGordon Ross 
84547dc10d7SGordon Ross 	/**
84647dc10d7SGordon Ross 	 * List of objects currently involved in rendering.
84747dc10d7SGordon Ross 	 *
84847dc10d7SGordon Ross 	 * Includes buffers having the contents of their GPU caches
84947dc10d7SGordon Ross 	 * flushed, not necessarily primitives.  last_rendering_seqno
85047dc10d7SGordon Ross 	 * represents when the rendering involved will be completed.
85147dc10d7SGordon Ross 	 *
85247dc10d7SGordon Ross 	 * A reference is held on the buffer while on this list.
85347dc10d7SGordon Ross 	 */
85447dc10d7SGordon Ross 	struct list_head active_list;
85547dc10d7SGordon Ross 
85647dc10d7SGordon Ross 	/**
85747dc10d7SGordon Ross 	 * LRU list of objects which are not in the ringbuffer and
85847dc10d7SGordon Ross 	 * are ready to unbind, but are still in the GTT.
85947dc10d7SGordon Ross 	 *
86047dc10d7SGordon Ross 	 * last_rendering_seqno is 0 while an object is in this list.
86147dc10d7SGordon Ross 	 *
86247dc10d7SGordon Ross 	 * A reference is not held on the buffer while on this list,
86347dc10d7SGordon Ross 	 * as merely being GTT-bound shouldn't prevent its being
86447dc10d7SGordon Ross 	 * freed, and we'll pull it off the list in the free path.
86547dc10d7SGordon Ross 	 */
86647dc10d7SGordon Ross 	struct list_head inactive_list;
86747dc10d7SGordon Ross 
86847dc10d7SGordon Ross 	/** LRU list of objects with fence regs on them. */
86947dc10d7SGordon Ross 	struct list_head fence_list;
87047dc10d7SGordon Ross 
87147dc10d7SGordon Ross 	/**
87247dc10d7SGordon Ross 	 * We leave the user IRQ off as much as possible,
87347dc10d7SGordon Ross 	 * but this means that requests will finish and never
87447dc10d7SGordon Ross 	 * be retired once the system goes idle. Set a timer to
87547dc10d7SGordon Ross 	 * fire periodically while the ring is running. When it
87647dc10d7SGordon Ross 	 * fires, go retire requests.
87747dc10d7SGordon Ross 	 */
87847dc10d7SGordon Ross 	struct work_struct retire_work;
87947dc10d7SGordon Ross 	struct timer_list retire_timer;
88047dc10d7SGordon Ross 
88147dc10d7SGordon Ross 	/**
88247dc10d7SGordon Ross 	 * Are we in a non-interruptible section of code like
88347dc10d7SGordon Ross 	 * modesetting?
88447dc10d7SGordon Ross 	 */
88547dc10d7SGordon Ross 	bool interruptible;
88647dc10d7SGordon Ross 
88747dc10d7SGordon Ross 	/**
88847dc10d7SGordon Ross 	 * Flag if the X Server, and thus DRM, is not currently in
88947dc10d7SGordon Ross 	 * control of the device.
89047dc10d7SGordon Ross 	 *
89147dc10d7SGordon Ross 	 * This is set between LeaveVT and EnterVT.  It needs to be
89247dc10d7SGordon Ross 	 * replaced with a semaphore.  It also needs to be
89347dc10d7SGordon Ross 	 * transitioned away from for kernel modesetting.
89447dc10d7SGordon Ross 	 */
89547dc10d7SGordon Ross 	int suspended;
89647dc10d7SGordon Ross 
89747dc10d7SGordon Ross 	/** Bit 6 swizzling required for X tiling */
89847dc10d7SGordon Ross 	uint32_t bit_6_swizzle_x;
89947dc10d7SGordon Ross 	/** Bit 6 swizzling required for Y tiling */
90047dc10d7SGordon Ross 	uint32_t bit_6_swizzle_y;
90147dc10d7SGordon Ross 
90247dc10d7SGordon Ross 	/* storage for physical objects */
90347dc10d7SGordon Ross 	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
90447dc10d7SGordon Ross 
90547dc10d7SGordon Ross 	/* accounting, useful for userland debugging */
90647dc10d7SGordon Ross 	size_t object_memory;
90747dc10d7SGordon Ross 	u32 object_count;
90847dc10d7SGordon Ross };
90947dc10d7SGordon Ross 
91047dc10d7SGordon Ross struct drm_i915_error_state_buf {
91147dc10d7SGordon Ross 	unsigned bytes;
91247dc10d7SGordon Ross 	unsigned size;
91347dc10d7SGordon Ross 	int err;
91447dc10d7SGordon Ross 	u8 *buf;
91547dc10d7SGordon Ross 	uint64_t start;
91647dc10d7SGordon Ross 	uint64_t pos;
91747dc10d7SGordon Ross };
91847dc10d7SGordon Ross 
91947dc10d7SGordon Ross struct i915_gpu_error {
92047dc10d7SGordon Ross 	/* For hangcheck timer */
92147dc10d7SGordon Ross #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
92247dc10d7SGordon Ross #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
92347dc10d7SGordon Ross 	struct timer_list hangcheck_timer;
92447dc10d7SGordon Ross 
92547dc10d7SGordon Ross 	/* For reset and error_state handling. */
92647dc10d7SGordon Ross 	spinlock_t lock;
92747dc10d7SGordon Ross 	/* Protected by the above dev->gpu_error.lock. */
92847dc10d7SGordon Ross 	struct drm_i915_error_state *first_error;
92947dc10d7SGordon Ross 	struct work_struct work;
93047dc10d7SGordon Ross 
93147dc10d7SGordon Ross 	unsigned long last_reset;
93247dc10d7SGordon Ross 
93347dc10d7SGordon Ross 	/**
93447dc10d7SGordon Ross 	 * State variable and reset counter controlling the reset flow
93547dc10d7SGordon Ross 	 *
93647dc10d7SGordon Ross 	 * Upper bits are for the reset counter.  This counter is used by the
93747dc10d7SGordon Ross 	 * wait_seqno code to race-free noticed that a reset event happened and
93847dc10d7SGordon Ross 	 * that it needs to restart the entire ioctl (since most likely the
93947dc10d7SGordon Ross 	 * seqno it waited for won't ever signal anytime soon).
94047dc10d7SGordon Ross 	 *
94147dc10d7SGordon Ross 	 * This is important for lock-free wait paths, where no contended lock
94247dc10d7SGordon Ross 	 * naturally enforces the correct ordering between the bail-out of the
94347dc10d7SGordon Ross 	 * waiter and the gpu reset work code.
94447dc10d7SGordon Ross 	 *
94547dc10d7SGordon Ross 	 * Lowest bit controls the reset state machine: Set means a reset is in
94647dc10d7SGordon Ross 	 * progress. This state will (presuming we don't have any bugs) decay
94747dc10d7SGordon Ross 	 * into either unset (successful reset) or the special WEDGED value (hw
94847dc10d7SGordon Ross 	 * terminally sour). All waiters on the reset_queue will be woken when
94947dc10d7SGordon Ross 	 * that happens.
95047dc10d7SGordon Ross 	 */
95147dc10d7SGordon Ross 	atomic_t reset_counter;
95247dc10d7SGordon Ross 
95347dc10d7SGordon Ross 	/**
95447dc10d7SGordon Ross 	 * Special values/flags for reset_counter
95547dc10d7SGordon Ross 	 *
95647dc10d7SGordon Ross 	 * Note that the code relies on
95747dc10d7SGordon Ross 	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
95847dc10d7SGordon Ross 	 * being true.
95947dc10d7SGordon Ross 	 */
96047dc10d7SGordon Ross #define I915_RESET_IN_PROGRESS_FLAG	1
96147dc10d7SGordon Ross #define I915_WEDGED			0xffffffff
96247dc10d7SGordon Ross 
96347dc10d7SGordon Ross 	/**
96447dc10d7SGordon Ross 	 * Waitqueue to signal when the reset has completed. Used by clients
96547dc10d7SGordon Ross 	 * that wait for dev_priv->mm.wedged to settle.
96647dc10d7SGordon Ross 	 */
96747dc10d7SGordon Ross 	wait_queue_head_t reset_queue;
96847dc10d7SGordon Ross 
96947dc10d7SGordon Ross 	/* For gpu hang simulation. */
97047dc10d7SGordon Ross 	unsigned int stop_rings;
97147dc10d7SGordon Ross };
97247dc10d7SGordon Ross 
97347dc10d7SGordon Ross enum modeset_restore {
97447dc10d7SGordon Ross 	MODESET_ON_LID_OPEN,
97547dc10d7SGordon Ross 	MODESET_DONE,
97647dc10d7SGordon Ross 	MODESET_SUSPENDED,
97747dc10d7SGordon Ross };
97847dc10d7SGordon Ross 
97947dc10d7SGordon Ross struct intel_vbt_data {
98047dc10d7SGordon Ross 	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
98147dc10d7SGordon Ross 	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
98247dc10d7SGordon Ross 
98347dc10d7SGordon Ross 	/* Feature bits */
98447dc10d7SGordon Ross 	unsigned int int_tv_support:1;
98547dc10d7SGordon Ross 	unsigned int lvds_dither:1;
98647dc10d7SGordon Ross 	unsigned int lvds_vbt:1;
98747dc10d7SGordon Ross 	unsigned int int_crt_support:1;
98847dc10d7SGordon Ross 	unsigned int lvds_use_ssc:1;
98947dc10d7SGordon Ross 	unsigned int display_clock_mode:1;
99047dc10d7SGordon Ross 	unsigned int fdi_rx_polarity_inverted:1;
99147dc10d7SGordon Ross 	int lvds_ssc_freq;
99247dc10d7SGordon Ross 	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
99347dc10d7SGordon Ross 
99447dc10d7SGordon Ross 	/* eDP */
99547dc10d7SGordon Ross 	int edp_rate;
99647dc10d7SGordon Ross 	int edp_lanes;
99747dc10d7SGordon Ross 	int edp_preemphasis;
99847dc10d7SGordon Ross 	int edp_vswing;
99947dc10d7SGordon Ross 	bool edp_initialized;
100047dc10d7SGordon Ross 	bool edp_support;
100147dc10d7SGordon Ross 	int edp_bpp;
100247dc10d7SGordon Ross 	struct edp_power_seq edp_pps;
100347dc10d7SGordon Ross 
100447dc10d7SGordon Ross 	int crt_ddc_pin;
100547dc10d7SGordon Ross 
100647dc10d7SGordon Ross 	int child_dev_num;
100747dc10d7SGordon Ross 	struct child_device_config *child_dev;
100847dc10d7SGordon Ross };
100947dc10d7SGordon Ross 
101047dc10d7SGordon Ross typedef struct drm_i915_private {
101147dc10d7SGordon Ross 	struct drm_device *dev;
101247dc10d7SGordon Ross 
101347dc10d7SGordon Ross 	const struct intel_device_info *info;
101447dc10d7SGordon Ross 
101547dc10d7SGordon Ross 	int relative_constants_mode;
101647dc10d7SGordon Ross 
101747dc10d7SGordon Ross 	drm_local_map_t *regs;
101847dc10d7SGordon Ross 	struct drm_i915_gt_funcs gt;
101947dc10d7SGordon Ross 	/** gt_fifo_count and the subsequent register write are synchronized
102047dc10d7SGordon Ross 	 * with dev->struct_mutex. */
102147dc10d7SGordon Ross 	unsigned gt_fifo_count;
102247dc10d7SGordon Ross 	/** forcewake_count is protected by gt_lock */
102347dc10d7SGordon Ross 	unsigned forcewake_count;
102447dc10d7SGordon Ross 	/** gt_lock is also taken in irq contexts. */
102547dc10d7SGordon Ross 	spinlock_t gt_lock;
102647dc10d7SGordon Ross 
102747dc10d7SGordon Ross 	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
102847dc10d7SGordon Ross 
102947dc10d7SGordon Ross 	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
103047dc10d7SGordon Ross 	 * controller on different i2c buses. */
103147dc10d7SGordon Ross 	struct mutex gmbus_mutex;
103247dc10d7SGordon Ross 
103347dc10d7SGordon Ross 	/**
103447dc10d7SGordon Ross 	 * Base address of the gmbus and gpio block.
103547dc10d7SGordon Ross 	 */
103647dc10d7SGordon Ross 	uint32_t gpio_mmio_base;
103747dc10d7SGordon Ross 
103847dc10d7SGordon Ross 	wait_queue_head_t gmbus_wait_queue;
103947dc10d7SGordon Ross 
104047dc10d7SGordon Ross 	struct drm_i915_bridge_dev bridge_dev;
104147dc10d7SGordon Ross 	struct intel_ring_buffer ring[I915_NUM_RINGS];
104247dc10d7SGordon Ross 	uint32_t last_seqno, next_seqno;
104347dc10d7SGordon Ross 
104447dc10d7SGordon Ross 	drm_dma_handle_t *status_page_dmah;
104547dc10d7SGordon Ross 	uint32_t counter;
104647dc10d7SGordon Ross 
104747dc10d7SGordon Ross 	atomic_t irq_received;
104847dc10d7SGordon Ross 	u32 trace_irq_seqno;
104947dc10d7SGordon Ross 
105047dc10d7SGordon Ross 	/* protects the irq masks */
105147dc10d7SGordon Ross 	spinlock_t irq_lock;
105247dc10d7SGordon Ross 
105347dc10d7SGordon Ross 	/* DPIO indirect register protection */
105447dc10d7SGordon Ross 	spinlock_t dpio_lock;
105547dc10d7SGordon Ross 
105647dc10d7SGordon Ross 	/** Cached value of IMR to avoid reads in updating the bitfield */
105747dc10d7SGordon Ross 	u32 irq_mask;
105847dc10d7SGordon Ross 	u32 gt_irq_mask;
105947dc10d7SGordon Ross 
106047dc10d7SGordon Ross 	struct work_struct hotplug_work;
106147dc10d7SGordon Ross 	bool enable_hotplug_processing;
106247dc10d7SGordon Ross 	struct {
106347dc10d7SGordon Ross 		unsigned long hpd_last_jiffies;
106447dc10d7SGordon Ross 		int hpd_cnt;
106547dc10d7SGordon Ross 		enum {
106647dc10d7SGordon Ross 			HPD_ENABLED = 0,
106747dc10d7SGordon Ross 			HPD_DISABLED = 1,
106847dc10d7SGordon Ross 			HPD_MARK_DISABLED = 2
106947dc10d7SGordon Ross 		} hpd_mark;
107047dc10d7SGordon Ross 	} hpd_stats[HPD_NUM_PINS];
107147dc10d7SGordon Ross 	u32 hpd_event_bits;
107247dc10d7SGordon Ross 	struct timer_list hotplug_reenable_timer;
107347dc10d7SGordon Ross 
107447dc10d7SGordon Ross 	int num_plane;
107547dc10d7SGordon Ross 
107647dc10d7SGordon Ross 	unsigned long cfb_size;
107747dc10d7SGordon Ross 	unsigned int cfb_fb;
107847dc10d7SGordon Ross 	enum plane cfb_plane;
107947dc10d7SGordon Ross 	int cfb_y;
108047dc10d7SGordon Ross 	struct intel_fbc_work *fbc_work;
108147dc10d7SGordon Ross 	struct timer_list fbc_timer;
108247dc10d7SGordon Ross 
108347dc10d7SGordon Ross 	struct intel_opregion opregion;
108447dc10d7SGordon Ross 	struct intel_vbt_data vbt;
108547dc10d7SGordon Ross 
108647dc10d7SGordon Ross 	/* overlay */
108747dc10d7SGordon Ross 	struct intel_overlay *overlay;
108847dc10d7SGordon Ross 	unsigned int sprite_scaling_enabled;
108947dc10d7SGordon Ross 
109047dc10d7SGordon Ross 	/* backlight */
109147dc10d7SGordon Ross 	struct {
109247dc10d7SGordon Ross 		int level;
109347dc10d7SGordon Ross 		bool enabled;
109447dc10d7SGordon Ross 		spinlock_t lock; /* bl registers and the above bl fields */
109547dc10d7SGordon Ross 		struct backlight_device *device;
109647dc10d7SGordon Ross 	} backlight;
109747dc10d7SGordon Ross 
109847dc10d7SGordon Ross 	/* LVDS info */
109947dc10d7SGordon Ross 	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
110047dc10d7SGordon Ross 	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
110147dc10d7SGordon Ross 	bool no_aux_handshake;
110247dc10d7SGordon Ross 
110347dc10d7SGordon Ross 	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
110447dc10d7SGordon Ross 	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
110547dc10d7SGordon Ross 	int num_fence_regs; /* 8 on pre-965, 16 otherwise */
110647dc10d7SGordon Ross 
110747dc10d7SGordon Ross 	unsigned int fsb_freq, mem_freq, is_ddr3;
110847dc10d7SGordon Ross 
110947dc10d7SGordon Ross 	struct workqueue_struct *wq;
111047dc10d7SGordon Ross 	struct workqueue_struct *other_wq;
111147dc10d7SGordon Ross 
111247dc10d7SGordon Ross 	/* Display functions */
111347dc10d7SGordon Ross 	struct drm_i915_display_funcs display;
111447dc10d7SGordon Ross 
111547dc10d7SGordon Ross 	/* PCH chipset type */
111647dc10d7SGordon Ross 	enum intel_pch pch_type;
111747dc10d7SGordon Ross 	unsigned short pch_id;
111847dc10d7SGordon Ross 
111947dc10d7SGordon Ross 	unsigned long quirks;
112047dc10d7SGordon Ross 	bool vt_holding;
112147dc10d7SGordon Ross 	bool isX;
112247dc10d7SGordon Ross 	bool gfx_state_saved;
112347dc10d7SGordon Ross 
112447dc10d7SGordon Ross 	/* Register state */
112547dc10d7SGordon Ross 	enum modeset_restore modeset_restore;
112647dc10d7SGordon Ross 	struct mutex modeset_restore_lock;
112747dc10d7SGordon Ross 
112847dc10d7SGordon Ross 	struct i915_gtt gtt;
112947dc10d7SGordon Ross 
113047dc10d7SGordon Ross 	struct i915_gem_mm mm;
113147dc10d7SGordon Ross 
113247dc10d7SGordon Ross 	/* Kernel Modesetting */
113347dc10d7SGordon Ross 
113447dc10d7SGordon Ross 	struct sdvo_device_mapping sdvo_mappings[2];
113547dc10d7SGordon Ross 
113647dc10d7SGordon Ross 	struct drm_crtc *plane_to_crtc_mapping[3];
113747dc10d7SGordon Ross 	struct drm_crtc *pipe_to_crtc_mapping[3];
113847dc10d7SGordon Ross 	wait_queue_head_t pending_flip_queue;
113947dc10d7SGordon Ross 
114047dc10d7SGordon Ross 	int num_shared_dpll;
114147dc10d7SGordon Ross 	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
114247dc10d7SGordon Ross 	struct intel_ddi_plls ddi_plls;
114347dc10d7SGordon Ross 
114447dc10d7SGordon Ross 	/* Reclocking support */
114547dc10d7SGordon Ross 	bool render_reclock_avail;
114647dc10d7SGordon Ross 	bool lvds_downclock_avail;
114747dc10d7SGordon Ross 	/* indicates the reduced downclock for LVDS*/
114847dc10d7SGordon Ross 	int lvds_downclock;
114947dc10d7SGordon Ross 	u16 orig_clock;
115047dc10d7SGordon Ross 
115147dc10d7SGordon Ross 	bool mchbar_need_disable;
115247dc10d7SGordon Ross 
115347dc10d7SGordon Ross 	struct intel_l3_parity l3_parity;
115447dc10d7SGordon Ross 
115547dc10d7SGordon Ross 	/* gen6+ rps state */
115647dc10d7SGordon Ross 	struct intel_gen6_power_mgmt rps;
115747dc10d7SGordon Ross 
115847dc10d7SGordon Ross 	/* ilk-only ips/rps state. Everything in here is protected by the global
115947dc10d7SGordon Ross 	 * mchdev_lock in intel_pm.c */
116047dc10d7SGordon Ross 	struct intel_ilk_power_mgmt ips;
116147dc10d7SGordon Ross 
116247dc10d7SGordon Ross 	/* Haswell power well */
116347dc10d7SGordon Ross 	struct i915_power_well power_well;
116447dc10d7SGordon Ross 
116547dc10d7SGordon Ross 	enum no_fbc_reason no_fbc_reason;
116647dc10d7SGordon Ross 
116747dc10d7SGordon Ross 	struct drm_mm_node *compressed_fb;
116847dc10d7SGordon Ross 	struct drm_mm_node *compressed_llb;
116947dc10d7SGordon Ross 
117047dc10d7SGordon Ross 	struct timer_list gpu_top_timer;
117147dc10d7SGordon Ross 	struct i915_gpu_error gpu_error;
117247dc10d7SGordon Ross 	int gpu_hang;
117347dc10d7SGordon Ross 	struct drm_i915_gem_object *vlv_pctx;
117447dc10d7SGordon Ross 
117547dc10d7SGordon Ross 	/* list of fbdev register on this device */
117647dc10d7SGordon Ross 	struct intel_fbdev *fbdev;
117747dc10d7SGordon Ross 
117847dc10d7SGordon Ross 
117947dc10d7SGordon Ross 	struct drm_property *broadcast_rgb_property;
118047dc10d7SGordon Ross 	struct drm_property *force_audio_property;
118147dc10d7SGordon Ross 
118247dc10d7SGordon Ross 	bool hw_contexts_disabled;
118347dc10d7SGordon Ross 	uint32_t hw_context_size;
118447dc10d7SGordon Ross 
118547dc10d7SGordon Ross 	u32 fdi_rx_config;
118647dc10d7SGordon Ross 
118747dc10d7SGordon Ross 	struct i915_suspend_saved_registers regfile;
118847dc10d7SGordon Ross 
118947dc10d7SGordon Ross 	struct drm_i915_gem_object *fbcon_obj;
119047dc10d7SGordon Ross 
119147dc10d7SGordon Ross 	/* Old dri1 support infrastructure, beware the dragons ya fools entering
119247dc10d7SGordon Ross 	 * here! */
119347dc10d7SGordon Ross 	struct i915_dri1_state dri1;
119447dc10d7SGordon Ross 	struct list_head batch_list;
119547dc10d7SGordon Ross } drm_i915_private_t;
119647dc10d7SGordon Ross 
119747dc10d7SGordon Ross /* Iterate over initialised rings */
119847dc10d7SGordon Ross #define for_each_ring(ring__, dev_priv__, i__) \
119947dc10d7SGordon Ross 	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
120047dc10d7SGordon Ross 		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
120147dc10d7SGordon Ross 
120247dc10d7SGordon Ross enum hdmi_force_audio {
120347dc10d7SGordon Ross 	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
120447dc10d7SGordon Ross 	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
120547dc10d7SGordon Ross 	HDMI_AUDIO_AUTO,		/* trust EDID */
120647dc10d7SGordon Ross 	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
120747dc10d7SGordon Ross };
120847dc10d7SGordon Ross 
120947dc10d7SGordon Ross #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
121047dc10d7SGordon Ross 
121147dc10d7SGordon Ross struct drm_i915_gem_object_ops {
121247dc10d7SGordon Ross 	/* Interface between the GEM object and its backing storage.
121347dc10d7SGordon Ross 	 * get_pages() is called once prior to the use of the associated set
121447dc10d7SGordon Ross 	 * of pages before to binding them into the GTT, and put_pages() is
121547dc10d7SGordon Ross 	 * called after we no longer need them. As we expect there to be
121647dc10d7SGordon Ross 	 * associated cost with migrating pages between the backing storage
121747dc10d7SGordon Ross 	 * and making them available for the GPU (e.g. clflush), we may hold
121847dc10d7SGordon Ross 	 * onto the pages after they are no longer referenced by the GPU
121947dc10d7SGordon Ross 	 * in case they may be used again shortly (for example migrating the
122047dc10d7SGordon Ross 	 * pages to a different memory domain within the GTT). put_pages()
122147dc10d7SGordon Ross 	 * will therefore most likely be called when the object itself is
122247dc10d7SGordon Ross 	 * being released or under memory pressure (where we attempt to
122347dc10d7SGordon Ross 	 * reap pages for the shrinker).
122447dc10d7SGordon Ross 	 */
122547dc10d7SGordon Ross 	int (*get_pages)(struct drm_i915_gem_object *);
122647dc10d7SGordon Ross 	void (*put_pages)(struct drm_i915_gem_object *);
122747dc10d7SGordon Ross };
122847dc10d7SGordon Ross 
122947dc10d7SGordon Ross struct drm_i915_gem_object {
123047dc10d7SGordon Ross 	struct drm_gem_object base;
123147dc10d7SGordon Ross 
123247dc10d7SGordon Ross 	const struct drm_i915_gem_object_ops *ops;
123347dc10d7SGordon Ross 
123447dc10d7SGordon Ross 	/** Current space allocated to this object in the GTT, if any. */
123547dc10d7SGordon Ross 	struct drm_mm_node *gtt_space;
123647dc10d7SGordon Ross 	/** Stolen memory for this object, instead of being backed by shmem. */
123747dc10d7SGordon Ross 	struct drm_mm_node *stolen;
123847dc10d7SGordon Ross 	struct list_head global_list;
123947dc10d7SGordon Ross 
124047dc10d7SGordon Ross 	/** This object's place on the active/flushing/inactive lists */
124147dc10d7SGordon Ross 	struct list_head ring_list;
124247dc10d7SGordon Ross 	struct list_head mm_list;
124347dc10d7SGordon Ross 	/** This object's place on eviction list */
124447dc10d7SGordon Ross 	struct list_head exec_list;
124547dc10d7SGordon Ross 
124647dc10d7SGordon Ross 	/**
124747dc10d7SGordon Ross 	 * This is set if the object is on the active or flushing lists
124847dc10d7SGordon Ross 	 * (has pending rendering), and is not set if it's on inactive (ready
124947dc10d7SGordon Ross 	 * to be unbound).
125047dc10d7SGordon Ross 	 */
125147dc10d7SGordon Ross 	unsigned int active;
125247dc10d7SGordon Ross 
125347dc10d7SGordon Ross 	/**
125447dc10d7SGordon Ross 	 * This is set if the object has been written to since last bound
125547dc10d7SGordon Ross 	 * to the GTT
125647dc10d7SGordon Ross 	 */
125747dc10d7SGordon Ross 	unsigned int dirty;
125847dc10d7SGordon Ross 
125947dc10d7SGordon Ross 	/**
126047dc10d7SGordon Ross 	 * Fence register bits (if any) for this object.  Will be set
126147dc10d7SGordon Ross 	 * as needed when mapped into the GTT.
126247dc10d7SGordon Ross 	 * Protected by dev->struct_mutex.
126347dc10d7SGordon Ross 	 */
126447dc10d7SGordon Ross 	signed int fence_reg;
126547dc10d7SGordon Ross 
126647dc10d7SGordon Ross 	/**
126747dc10d7SGordon Ross 	 * Advice: are the backing pages purgeable?
126847dc10d7SGordon Ross 	 */
126947dc10d7SGordon Ross 	unsigned int madv;
127047dc10d7SGordon Ross 
127147dc10d7SGordon Ross 	/**
127247dc10d7SGordon Ross 	 * Current tiling mode for the object.
127347dc10d7SGordon Ross 	 */
127447dc10d7SGordon Ross 	unsigned int tiling_mode : 2;
127547dc10d7SGordon Ross 	/**
127647dc10d7SGordon Ross 	 * Whether the tiling parameters for the currently associated fence
127747dc10d7SGordon Ross 	 * register have changed. Note that for the purposes of tracking
127847dc10d7SGordon Ross 	 * tiling changes we also treat the unfenced register, the register
127947dc10d7SGordon Ross 	 * slot that the object occupies whilst it executes a fenced
128047dc10d7SGordon Ross 	 * command (such as BLT on gen2/3), as a "fence".
128147dc10d7SGordon Ross 	 */
128247dc10d7SGordon Ross 	unsigned int fence_dirty:1;
128347dc10d7SGordon Ross 
128447dc10d7SGordon Ross 	/** How many users have pinned this object in GTT space. The following
128547dc10d7SGordon Ross 	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
128647dc10d7SGordon Ross 	 * (via user_pin_count), execbuffer (objects are not allowed multiple
128747dc10d7SGordon Ross 	 * times for the same batchbuffer), and the framebuffer code. When
128847dc10d7SGordon Ross 	 * switching/pageflipping, the framebuffer code has at most two buffers
128947dc10d7SGordon Ross 	 * pinned per crtc.
129047dc10d7SGordon Ross 	 *
129147dc10d7SGordon Ross 	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
129247dc10d7SGordon Ross 	 * bits with absolutely no headroom. So use 4 bits. */
129347dc10d7SGordon Ross 	unsigned int pin_count;
129447dc10d7SGordon Ross #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
129547dc10d7SGordon Ross 
129647dc10d7SGordon Ross 	/**
129747dc10d7SGordon Ross 	 * Is the object at the current location in the gtt mappable and
129847dc10d7SGordon Ross 	 * fenceable? Used to avoid costly recalculations.
129947dc10d7SGordon Ross 	 */
130047dc10d7SGordon Ross 	unsigned int map_and_fenceable;
130147dc10d7SGordon Ross 	int	agp_mem;
130247dc10d7SGordon Ross 	/**
130347dc10d7SGordon Ross 	 * Whether the current gtt mapping needs to be mappable (and isn't just
130447dc10d7SGordon Ross 	 * mappable by accident). Track pin and fault separate for a more
130547dc10d7SGordon Ross 	 * accurate mappable working set.
130647dc10d7SGordon Ross 	 */
130747dc10d7SGordon Ross 	unsigned int fault_mappable;
130847dc10d7SGordon Ross 	unsigned int pin_mappable;
130947dc10d7SGordon Ross 
131047dc10d7SGordon Ross 	/*
131147dc10d7SGordon Ross 	 * Is the GPU currently using a fence to access this buffer,
131247dc10d7SGordon Ross 	 */
131347dc10d7SGordon Ross 	unsigned int pending_fenced_gpu_access;
131447dc10d7SGordon Ross 	unsigned int fenced_gpu_access;
131547dc10d7SGordon Ross 
131647dc10d7SGordon Ross 	unsigned int cache_level;
131747dc10d7SGordon Ross 
131847dc10d7SGordon Ross 	unsigned int has_aliasing_ppgtt_mapping;
131947dc10d7SGordon Ross 	unsigned int has_global_gtt_mapping;
132047dc10d7SGordon Ross 	unsigned int has_dma_mapping;
132147dc10d7SGordon Ross 
132247dc10d7SGordon Ross 	caddr_t *page_list;
132347dc10d7SGordon Ross 	int pages_pin_count;
132447dc10d7SGordon Ross 
132547dc10d7SGordon Ross 	/**
132647dc10d7SGordon Ross 	 * DMAR support
132747dc10d7SGordon Ross 	 */
132847dc10d7SGordon Ross 	struct scatterlist *sg_list;
132947dc10d7SGordon Ross 	int num_sg;
133047dc10d7SGordon Ross 
133147dc10d7SGordon Ross 	/**
133247dc10d7SGordon Ross 	 * Used for performing relocations during execbuffer insertion.
133347dc10d7SGordon Ross 	 */
133447dc10d7SGordon Ross 	unsigned long exec_handle;
133547dc10d7SGordon Ross 	struct drm_i915_gem_exec_object2 *exec_entry;
133647dc10d7SGordon Ross 
133747dc10d7SGordon Ross 	/**
133847dc10d7SGordon Ross 	 * Current offset of the object in GTT space.
133947dc10d7SGordon Ross 	 *
134047dc10d7SGordon Ross 	 * This is the same as gtt_space->start
134147dc10d7SGordon Ross 	 */
134247dc10d7SGordon Ross 	uint32_t gtt_offset;
134347dc10d7SGordon Ross 
134447dc10d7SGordon Ross 	struct intel_ring_buffer *ring;
134547dc10d7SGordon Ross 
134647dc10d7SGordon Ross 	/**
134747dc10d7SGordon Ross 	 * Fake offset for use by mmap(2)
134847dc10d7SGordon Ross 	 */
134947dc10d7SGordon Ross 	uint64_t mmap_offset;
135047dc10d7SGordon Ross 
135147dc10d7SGordon Ross 	/** Breadcrumb of last rendering to the buffer. */
135247dc10d7SGordon Ross 	uint32_t last_read_seqno;
135347dc10d7SGordon Ross 	uint32_t last_write_seqno;
135447dc10d7SGordon Ross 	/** Breadcrumb of last fenced GPU access to the buffer. */
135547dc10d7SGordon Ross 	uint32_t last_fenced_seqno;
135647dc10d7SGordon Ross 
135747dc10d7SGordon Ross 	/** Current tiling mode for the object. */
135847dc10d7SGordon Ross 	uint32_t stride;
135947dc10d7SGordon Ross 
136047dc10d7SGordon Ross 	/** Record of address bit 17 of each page at last unbind. */
136147dc10d7SGordon Ross 	unsigned long *bit_17;
136247dc10d7SGordon Ross 
136347dc10d7SGordon Ross 	/** User space pin count and filp owning the pin */
136447dc10d7SGordon Ross 	uint32_t user_pin_count;
136547dc10d7SGordon Ross 	struct drm_file *pin_filp;
136647dc10d7SGordon Ross 
136747dc10d7SGordon Ross 	/** for phy allocated objects */
136847dc10d7SGordon Ross 	struct drm_i915_gem_phys_object *phys_obj;
136947dc10d7SGordon Ross 
137047dc10d7SGordon Ross 	/** OSOL: for cursor objects */
137147dc10d7SGordon Ross 	u8 is_cursor;
137247dc10d7SGordon Ross };
137347dc10d7SGordon Ross #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
137447dc10d7SGordon Ross 
137547dc10d7SGordon Ross #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
137647dc10d7SGordon Ross 
137747dc10d7SGordon Ross /**
137847dc10d7SGordon Ross  * Request queue structure.
137947dc10d7SGordon Ross  *
138047dc10d7SGordon Ross  * The request queue allows us to note sequence numbers that have been emitted
138147dc10d7SGordon Ross  * and may be associated with active buffers to be retired.
138247dc10d7SGordon Ross  *
138347dc10d7SGordon Ross  * By keeping this list, we can avoid having to do questionable
138447dc10d7SGordon Ross  * sequence-number comparisons on buffer last_rendering_seqnos, and associate
138547dc10d7SGordon Ross  * an emission time with seqnos for tracking how far ahead of the GPU we are.
138647dc10d7SGordon Ross  */
138747dc10d7SGordon Ross struct drm_i915_gem_request {
138847dc10d7SGordon Ross 	/** On Which ring this request was generated */
138947dc10d7SGordon Ross 	struct intel_ring_buffer *ring;
139047dc10d7SGordon Ross 
139147dc10d7SGordon Ross 	/** GEM sequence number associated with this request. */
139247dc10d7SGordon Ross 	uint32_t seqno;
139347dc10d7SGordon Ross 
139447dc10d7SGordon Ross 	/** Position in the ringbuffer of the start of the request */
139547dc10d7SGordon Ross 	u32 head;
139647dc10d7SGordon Ross 
139747dc10d7SGordon Ross 	/** Postion in the ringbuffer of the end of the request */
139847dc10d7SGordon Ross 	u32 tail;
139947dc10d7SGordon Ross 
140047dc10d7SGordon Ross 	/** Context related to this request */
140147dc10d7SGordon Ross 	struct i915_hw_context *ctx;
140247dc10d7SGordon Ross 
140347dc10d7SGordon Ross 	/** Batch buffer related to this request if any */
140447dc10d7SGordon Ross 	struct drm_i915_gem_object *batch_obj;
140547dc10d7SGordon Ross 
140647dc10d7SGordon Ross 	/** Time at which this request was emitted, in jiffies. */
140747dc10d7SGordon Ross 	unsigned long emitted_jiffies;
140847dc10d7SGordon Ross 
140947dc10d7SGordon Ross 	/** global list entry for this request */
141047dc10d7SGordon Ross 	struct list_head list;
141147dc10d7SGordon Ross 
141247dc10d7SGordon Ross 	struct drm_i915_file_private *file_priv;
141347dc10d7SGordon Ross 	/** file_priv list entry for this request */
141447dc10d7SGordon Ross 	struct list_head client_list;
141547dc10d7SGordon Ross };
141647dc10d7SGordon Ross 
141747dc10d7SGordon Ross struct drm_i915_file_private {
141847dc10d7SGordon Ross 	struct {
141947dc10d7SGordon Ross 		spinlock_t lock;
142047dc10d7SGordon Ross 		struct list_head request_list;
142147dc10d7SGordon Ross 	} mm;
142247dc10d7SGordon Ross 	/** 1 open, 0 close*/
142347dc10d7SGordon Ross 	int status;
142447dc10d7SGordon Ross 	struct idr context_idr;
142547dc10d7SGordon Ross 
142647dc10d7SGordon Ross 	struct i915_ctx_hang_stats hang_stats;
142747dc10d7SGordon Ross };
142847dc10d7SGordon Ross 
142947dc10d7SGordon Ross #if defined(__sun)
143047dc10d7SGordon Ross /* These definitions conflict with those in x86_archext.h */
143147dc10d7SGordon Ross #undef IS_IVYBRIDGE
143247dc10d7SGordon Ross #undef IS_HASWELL
143347dc10d7SGordon Ross #endif
143447dc10d7SGordon Ross 
143547dc10d7SGordon Ross #define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)
143647dc10d7SGordon Ross 
143747dc10d7SGordon Ross #define IS_I830(dev)		((dev)->pci_device == 0x3577)
143847dc10d7SGordon Ross #define IS_845G(dev)		((dev)->pci_device == 0x2562)
143947dc10d7SGordon Ross #define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
144047dc10d7SGordon Ross #define IS_I865G(dev)		((dev)->pci_device == 0x2572)
144147dc10d7SGordon Ross #define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
144247dc10d7SGordon Ross #define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
144347dc10d7SGordon Ross #define IS_I945G(dev)		((dev)->pci_device == 0x2772)
144447dc10d7SGordon Ross #define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
144547dc10d7SGordon Ross #define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
144647dc10d7SGordon Ross #define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
144747dc10d7SGordon Ross #define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
144847dc10d7SGordon Ross #define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
144947dc10d7SGordon Ross #define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
145047dc10d7SGordon Ross #define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
145147dc10d7SGordon Ross #define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
145247dc10d7SGordon Ross #define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
145347dc10d7SGordon Ross #define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
145447dc10d7SGordon Ross #define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
145547dc10d7SGordon Ross #define	IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
145647dc10d7SGordon Ross #define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
145747dc10d7SGordon Ross 				 (dev)->pci_device == 0x0152 ||	\
145847dc10d7SGordon Ross 				 (dev)->pci_device == 0x015a)
145947dc10d7SGordon Ross #define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
146047dc10d7SGordon Ross 				 (dev)->pci_device == 0x0106 ||	\
146147dc10d7SGordon Ross 				 (dev)->pci_device == 0x010A)
146247dc10d7SGordon Ross #define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
146347dc10d7SGordon Ross #define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
146447dc10d7SGordon Ross #define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
146547dc10d7SGordon Ross #define IS_ULT(dev)		(IS_HASWELL(dev) && \
146647dc10d7SGordon Ross 				 ((dev)->pci_device & 0xFF00) == 0x0A00)
146747dc10d7SGordon Ross 
146847dc10d7SGordon Ross /*
146947dc10d7SGordon Ross  * The genX designation typically refers to the render engine, so render
147047dc10d7SGordon Ross  * capability related checks should use IS_GEN, while display and other checks
147147dc10d7SGordon Ross  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
147247dc10d7SGordon Ross  * chips, etc.).
147347dc10d7SGordon Ross  */
147447dc10d7SGordon Ross #define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
147547dc10d7SGordon Ross #define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
147647dc10d7SGordon Ross #define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
147747dc10d7SGordon Ross #define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
147847dc10d7SGordon Ross #define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
147947dc10d7SGordon Ross #define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
148047dc10d7SGordon Ross 
148147dc10d7SGordon Ross #define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
148247dc10d7SGordon Ross #define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
148347dc10d7SGordon Ross #define HAS_VEBOX(dev)          (INTEL_INFO(dev)->has_vebox_ring)
148447dc10d7SGordon Ross #define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
148547dc10d7SGordon Ross #define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
148647dc10d7SGordon Ross 
148747dc10d7SGordon Ross #define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
148847dc10d7SGordon Ross #define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
148947dc10d7SGordon Ross 
149047dc10d7SGordon Ross #define HAS_OVERLAY(dev) 		(INTEL_INFO(dev)->has_overlay)
149147dc10d7SGordon Ross #define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)
149247dc10d7SGordon Ross 
149347dc10d7SGordon Ross /* Early gen2 have a totally busted CS tlb and require pinned batches. */
149447dc10d7SGordon Ross #define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
149547dc10d7SGordon Ross 
149647dc10d7SGordon Ross /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
149747dc10d7SGordon Ross  * rows, which changed the alignment requirements and fence programming.
149847dc10d7SGordon Ross  */
149947dc10d7SGordon Ross #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
150047dc10d7SGordon Ross 								  IS_I915GM(dev)))
150147dc10d7SGordon Ross #define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
150247dc10d7SGordon Ross #define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
150347dc10d7SGordon Ross #define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
150447dc10d7SGordon Ross #define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
150547dc10d7SGordon Ross #define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
150647dc10d7SGordon Ross #define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
150747dc10d7SGordon Ross /* dsparb controlled by hw only */
150847dc10d7SGordon Ross #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
150947dc10d7SGordon Ross 
151047dc10d7SGordon Ross #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
151147dc10d7SGordon Ross #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
151247dc10d7SGordon Ross #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
151347dc10d7SGordon Ross 
151447dc10d7SGordon Ross #define HAS_IPS(dev)		(IS_ULT(dev))
151547dc10d7SGordon Ross 
151647dc10d7SGordon Ross #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
151747dc10d7SGordon Ross 
151847dc10d7SGordon Ross #define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
151947dc10d7SGordon Ross #define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
152047dc10d7SGordon Ross #define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
152147dc10d7SGordon Ross 
152247dc10d7SGordon Ross #define INTEL_PCH_DEVICE_ID_MASK		0xff00
152347dc10d7SGordon Ross #define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
152447dc10d7SGordon Ross #define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
152547dc10d7SGordon Ross #define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
152647dc10d7SGordon Ross #define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
152747dc10d7SGordon Ross #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
152847dc10d7SGordon Ross 
152947dc10d7SGordon Ross #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
153047dc10d7SGordon Ross #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
153147dc10d7SGordon Ross #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
153247dc10d7SGordon Ross #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
153347dc10d7SGordon Ross #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
153447dc10d7SGordon Ross #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
153547dc10d7SGordon Ross 
153647dc10d7SGordon Ross #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
153747dc10d7SGordon Ross 
153847dc10d7SGordon Ross #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
153947dc10d7SGordon Ross 
154047dc10d7SGordon Ross #define GT_FREQUENCY_MULTIPLIER 50
154147dc10d7SGordon Ross 
154247dc10d7SGordon Ross 
154347dc10d7SGordon Ross /**
154447dc10d7SGordon Ross  * RC6 is a special power stage which allows the GPU to enter an very
154547dc10d7SGordon Ross  * low-voltage mode when idle, using down to 0V while at this stage.  This
154647dc10d7SGordon Ross  * stage is entered automatically when the GPU is idle when RC6 support is
154747dc10d7SGordon Ross  * enabled, and as soon as new workload arises GPU wakes up automatically as well.
154847dc10d7SGordon Ross  *
154947dc10d7SGordon Ross  * There are different RC6 modes available in Intel GPU, which differentiate
155047dc10d7SGordon Ross  * among each other with the latency required to enter and leave RC6 and
155147dc10d7SGordon Ross  * voltage consumed by the GPU in different states.
155247dc10d7SGordon Ross  *
155347dc10d7SGordon Ross  * The combination of the following flags define which states GPU is allowed
155447dc10d7SGordon Ross  * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
155547dc10d7SGordon Ross  * RC6pp is deepest RC6. Their support by hardware varies according to the
155647dc10d7SGordon Ross  * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
155747dc10d7SGordon Ross  * which brings the most power savings; deeper states save more power, but
155847dc10d7SGordon Ross  * require higher latency to switch to and wake up.
155947dc10d7SGordon Ross  */
156047dc10d7SGordon Ross #define INTEL_RC6_ENABLE			(1<<0)
156147dc10d7SGordon Ross #define INTEL_RC6p_ENABLE			(1<<1)
156247dc10d7SGordon Ross #define INTEL_RC6pp_ENABLE			(1<<2)
156347dc10d7SGordon Ross 
156447dc10d7SGordon Ross extern struct drm_ioctl_desc i915_ioctls[];
156547dc10d7SGordon Ross extern int i915_max_ioctl;
156647dc10d7SGordon Ross extern unsigned int i915_fbpercrtc;
156747dc10d7SGordon Ross extern int i915_panel_ignore_lid;
156847dc10d7SGordon Ross extern unsigned int i915_powersave;
156947dc10d7SGordon Ross extern int i915_semaphores;
157047dc10d7SGordon Ross extern unsigned int i915_lvds_downclock;
157147dc10d7SGordon Ross extern int i915_lvds_channel_mode;
157247dc10d7SGordon Ross extern int i915_panel_use_ssc;
157347dc10d7SGordon Ross extern int i915_vbt_sdvo_panel_type;
157447dc10d7SGordon Ross extern int i915_enable_rc6;
157547dc10d7SGordon Ross extern int i915_enable_fbc;
157647dc10d7SGordon Ross extern bool i915_enable_hangcheck;
157747dc10d7SGordon Ross extern bool i915_try_reset;
157847dc10d7SGordon Ross extern int i915_enable_ppgtt;
157947dc10d7SGordon Ross extern int i915_disable_power_well;
158047dc10d7SGordon Ross extern int i915_enable_ips;
158147dc10d7SGordon Ross 
158247dc10d7SGordon Ross extern int i915_suspend(struct drm_device *dev);
158347dc10d7SGordon Ross extern int i915_resume(struct drm_device *dev);
158447dc10d7SGordon Ross extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
158547dc10d7SGordon Ross extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
158647dc10d7SGordon Ross extern void i915_driver_entervt(struct drm_device *dev);
158747dc10d7SGordon Ross extern void i915_driver_leavevt(struct drm_device *dev);
158847dc10d7SGordon Ross extern void i915_driver_agp_support_detect(struct drm_device *dev, unsigned long flags);
158947dc10d7SGordon Ross 
159047dc10d7SGordon Ross /* i915_dma.c */
159147dc10d7SGordon Ross void i915_update_dri1_breadcrumb(struct drm_device *dev);
159247dc10d7SGordon Ross extern void i915_kernel_lost_context(struct drm_device * dev);
159347dc10d7SGordon Ross extern int i915_driver_load(struct drm_device *, unsigned long flags);
159447dc10d7SGordon Ross extern int i915_driver_unload(struct drm_device *);
159547dc10d7SGordon Ross extern int i915_driver_firstopen(struct drm_device *dev);
159647dc10d7SGordon Ross extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
159747dc10d7SGordon Ross extern void i915_driver_lastclose(struct drm_device * dev);
159847dc10d7SGordon Ross extern void i915_driver_preclose(struct drm_device *dev,
159947dc10d7SGordon Ross 				 struct drm_file *file_priv);
160047dc10d7SGordon Ross extern void i915_driver_postclose(struct drm_device *dev,
160147dc10d7SGordon Ross 				  struct drm_file *file_priv);
160247dc10d7SGordon Ross extern int i915_driver_device_is_agp(struct drm_device * dev);
160347dc10d7SGordon Ross #ifdef CONFIG_COMPAT
160447dc10d7SGordon Ross extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
160547dc10d7SGordon Ross 			      unsigned long arg);
160647dc10d7SGordon Ross #endif
160747dc10d7SGordon Ross extern int i915_emit_box(struct drm_device *dev,
160847dc10d7SGordon Ross 			 struct drm_clip_rect *box,
160947dc10d7SGordon Ross 			 int DR1, int DR4);
161047dc10d7SGordon Ross extern int intel_gpu_reset(struct drm_device *dev);
161147dc10d7SGordon Ross extern int i915_reset(struct drm_device *dev);
161247dc10d7SGordon Ross 
161347dc10d7SGordon Ross extern void intel_console_resume(struct work_struct *work);
161447dc10d7SGordon Ross 
161547dc10d7SGordon Ross extern void i915_emit_mi_flush(drm_device_t *dev, uint32_t flush);
161647dc10d7SGordon Ross extern int i915_bridge_dev_read_config_word(struct drm_i915_bridge_dev *bridge_dev, int where, u16 *val);
161747dc10d7SGordon Ross extern int i915_bridge_dev_write_config_word(struct drm_i915_bridge_dev *bridge_dev, int where, u16 val);
161847dc10d7SGordon Ross 
161947dc10d7SGordon Ross extern void gpu_top_handler(void *data);
162047dc10d7SGordon Ross /* i915_irq.c */
162147dc10d7SGordon Ross void i915_hangcheck_elapsed(void* data);
162247dc10d7SGordon Ross void i915_handle_error(struct drm_device *dev, bool wedged);
162347dc10d7SGordon Ross 
162447dc10d7SGordon Ross extern void intel_irq_init(struct drm_device *dev);
162547dc10d7SGordon Ross extern void intel_pm_init(struct drm_device *dev);
162647dc10d7SGordon Ross extern void intel_hpd_init(struct drm_device *dev);
162747dc10d7SGordon Ross extern void intel_gt_init(struct drm_device *dev);
162847dc10d7SGordon Ross extern void intel_gt_sanitize(struct drm_device *dev);
162947dc10d7SGordon Ross 
163047dc10d7SGordon Ross void i915_error_state_free(struct kref *error_ref);
163147dc10d7SGordon Ross 
163247dc10d7SGordon Ross void
163347dc10d7SGordon Ross i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
163447dc10d7SGordon Ross 
163547dc10d7SGordon Ross void
163647dc10d7SGordon Ross i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
163747dc10d7SGordon Ross 
163847dc10d7SGordon Ross #ifdef CONFIG_DEBUG_FS
163947dc10d7SGordon Ross extern void i915_destroy_error_state(struct drm_device *dev);
164047dc10d7SGordon Ross #else
164147dc10d7SGordon Ross #define i915_destroy_error_state(x)
164247dc10d7SGordon Ross #endif
164347dc10d7SGordon Ross 
164447dc10d7SGordon Ross /* i915_gem.c */
164547dc10d7SGordon Ross int i915_gem_init_ioctl(DRM_IOCTL_ARGS);
164647dc10d7SGordon Ross int i915_gem_create_ioctl(DRM_IOCTL_ARGS);
164747dc10d7SGordon Ross int i915_gem_pread_ioctl(DRM_IOCTL_ARGS);
164847dc10d7SGordon Ross int i915_gem_pwrite_ioctl(DRM_IOCTL_ARGS);
164947dc10d7SGordon Ross int i915_gem_mmap_ioctl(DRM_IOCTL_ARGS);
165047dc10d7SGordon Ross int i915_gem_mmap_gtt_ioctl(DRM_IOCTL_ARGS);
165147dc10d7SGordon Ross int i915_gem_set_domain_ioctl(DRM_IOCTL_ARGS);
165247dc10d7SGordon Ross int i915_gem_sw_finish_ioctl(DRM_IOCTL_ARGS);
165347dc10d7SGordon Ross int i915_gem_execbuffer(DRM_IOCTL_ARGS);
165447dc10d7SGordon Ross int i915_gem_execbuffer2(DRM_IOCTL_ARGS);
165547dc10d7SGordon Ross int i915_gem_pin_ioctl(DRM_IOCTL_ARGS);
165647dc10d7SGordon Ross int i915_gem_unpin_ioctl(DRM_IOCTL_ARGS);
165747dc10d7SGordon Ross int i915_gem_busy_ioctl(DRM_IOCTL_ARGS);
165847dc10d7SGordon Ross int i915_gem_get_caching_ioctl(DRM_IOCTL_ARGS);
165947dc10d7SGordon Ross int i915_gem_set_caching_ioctl(DRM_IOCTL_ARGS);
166047dc10d7SGordon Ross int i915_gem_throttle_ioctl(DRM_IOCTL_ARGS);
166147dc10d7SGordon Ross int i915_gem_madvise_ioctl(DRM_IOCTL_ARGS);
166247dc10d7SGordon Ross int i915_gem_entervt_ioctl(DRM_IOCTL_ARGS);
166347dc10d7SGordon Ross int i915_gem_leavevt_ioctl(DRM_IOCTL_ARGS);
166447dc10d7SGordon Ross int i915_gem_set_tiling(DRM_IOCTL_ARGS);
166547dc10d7SGordon Ross int i915_gem_get_tiling(DRM_IOCTL_ARGS);
166647dc10d7SGordon Ross int i915_gem_get_aperture_ioctl(DRM_IOCTL_ARGS);
166747dc10d7SGordon Ross int i915_gem_wait_ioctl(DRM_IOCTL_ARGS);
166847dc10d7SGordon Ross void i915_gem_load(struct drm_device *dev);
166947dc10d7SGordon Ross int i915_gem_init_object(struct drm_gem_object *obj);
167047dc10d7SGordon Ross void i915_gem_object_init(struct drm_i915_gem_object *obj,
167147dc10d7SGordon Ross 			 const struct drm_i915_gem_object_ops *ops);
167247dc10d7SGordon Ross struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
167347dc10d7SGordon Ross 						size_t size);
167447dc10d7SGordon Ross void i915_gem_free_object(struct drm_gem_object *obj);
167547dc10d7SGordon Ross int i915_gem_object_pin(struct drm_i915_gem_object *obj,
167647dc10d7SGordon Ross 				     uint32_t alignment,
167747dc10d7SGordon Ross 				     bool map_and_fenceable,
167847dc10d7SGordon Ross 				     bool nonblocking);
167947dc10d7SGordon Ross void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
168047dc10d7SGordon Ross int i915_gem_object_unbind(struct drm_i915_gem_object *obj, uint32_t type);
168147dc10d7SGordon Ross void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
168247dc10d7SGordon Ross void i915_gem_lastclose(struct drm_device *dev);
168347dc10d7SGordon Ross 
i915_gem_object_pin_pages(struct drm_i915_gem_object * obj)168447dc10d7SGordon Ross static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
168547dc10d7SGordon Ross {
168647dc10d7SGordon Ross 	BUG_ON(obj->page_list == NULL);
168747dc10d7SGordon Ross 	obj->pages_pin_count++;
168847dc10d7SGordon Ross }
i915_gem_object_unpin_pages(struct drm_i915_gem_object * obj)168947dc10d7SGordon Ross static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
169047dc10d7SGordon Ross {
169147dc10d7SGordon Ross 	BUG_ON(obj->pages_pin_count == 0);
169247dc10d7SGordon Ross 	obj->pages_pin_count--;
169347dc10d7SGordon Ross }
169447dc10d7SGordon Ross 
169547dc10d7SGordon Ross int i915_mutex_lock_interruptible(struct drm_device *dev);
169647dc10d7SGordon Ross int i915_gem_object_sync(struct drm_i915_gem_object *obj,
169747dc10d7SGordon Ross 			 struct intel_ring_buffer *to);
169847dc10d7SGordon Ross void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
169947dc10d7SGordon Ross 				    struct intel_ring_buffer *ring);
170047dc10d7SGordon Ross 
170147dc10d7SGordon Ross int i915_gem_dumb_create(struct drm_file *file_priv,
170247dc10d7SGordon Ross 			 struct drm_device *dev,
170347dc10d7SGordon Ross 			 struct drm_mode_create_dumb *args);
170447dc10d7SGordon Ross int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
170547dc10d7SGordon Ross 		      uint32_t handle, uint64_t *offset);
170647dc10d7SGordon Ross int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
170747dc10d7SGordon Ross 			  uint32_t handle);
170847dc10d7SGordon Ross /**
170947dc10d7SGordon Ross  * Returns true if seq1 is later than seq2.
171047dc10d7SGordon Ross  */
171147dc10d7SGordon Ross static inline bool
i915_seqno_passed(uint32_t seq1,uint32_t seq2)171247dc10d7SGordon Ross i915_seqno_passed(uint32_t seq1, uint32_t seq2)
171347dc10d7SGordon Ross {
171447dc10d7SGordon Ross 	return (int32_t)(seq1 - seq2) >= 0;
171547dc10d7SGordon Ross }
171647dc10d7SGordon Ross 
171747dc10d7SGordon Ross int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
171847dc10d7SGordon Ross int i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
171947dc10d7SGordon Ross int i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
172047dc10d7SGordon Ross int i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
172147dc10d7SGordon Ross 
172247dc10d7SGordon Ross static inline bool
i915_gem_object_pin_fence(struct drm_i915_gem_object * obj)172347dc10d7SGordon Ross i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
172447dc10d7SGordon Ross {
172547dc10d7SGordon Ross 	if (obj->fence_reg != I915_FENCE_REG_NONE) {
172647dc10d7SGordon Ross 		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
172747dc10d7SGordon Ross 		dev_priv->fence_regs[obj->fence_reg].pin_count++;
172847dc10d7SGordon Ross 		return true;
172947dc10d7SGordon Ross 	} else
173047dc10d7SGordon Ross 		return false;
173147dc10d7SGordon Ross }
173247dc10d7SGordon Ross 
173347dc10d7SGordon Ross static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object * obj)173447dc10d7SGordon Ross i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
173547dc10d7SGordon Ross {
173647dc10d7SGordon Ross 	if (obj->fence_reg != I915_FENCE_REG_NONE) {
173747dc10d7SGordon Ross 		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
173847dc10d7SGordon Ross 		dev_priv->fence_regs[obj->fence_reg].pin_count--;
173947dc10d7SGordon Ross 	}
174047dc10d7SGordon Ross }
174147dc10d7SGordon Ross 
174247dc10d7SGordon Ross void i915_gem_retire_requests(struct drm_device *dev);
174347dc10d7SGordon Ross void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
174447dc10d7SGordon Ross int i915_gem_check_wedge(struct i915_gpu_error *error,
174547dc10d7SGordon Ross 				      bool interruptible);
i915_reset_in_progress(struct i915_gpu_error * error)174647dc10d7SGordon Ross static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
174747dc10d7SGordon Ross {
174847dc10d7SGordon Ross 	return (atomic_read(&error->reset_counter)
174947dc10d7SGordon Ross 			& I915_RESET_IN_PROGRESS_FLAG);
175047dc10d7SGordon Ross }
175147dc10d7SGordon Ross 
i915_terminally_wedged(struct i915_gpu_error * error)175247dc10d7SGordon Ross static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
175347dc10d7SGordon Ross {
175447dc10d7SGordon Ross 	return atomic_read(&error->reset_counter) == I915_WEDGED;
175547dc10d7SGordon Ross }
175647dc10d7SGordon Ross 
175747dc10d7SGordon Ross void i915_gem_reset(struct drm_device *dev);
175847dc10d7SGordon Ross void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
175947dc10d7SGordon Ross int i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
176047dc10d7SGordon Ross 			       uint32_t read_domains,
176147dc10d7SGordon Ross 			       uint32_t write_domain);
176247dc10d7SGordon Ross int i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
176347dc10d7SGordon Ross int i915_gem_init(struct drm_device *dev);
176447dc10d7SGordon Ross int i915_gem_init_hw(struct drm_device *dev);
176547dc10d7SGordon Ross void i915_gem_l3_remap(struct drm_device *dev);
176647dc10d7SGordon Ross void i915_gem_init_swizzling(struct drm_device *dev);
176747dc10d7SGordon Ross void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
176847dc10d7SGordon Ross int i915_gpu_idle(struct drm_device *dev);
176947dc10d7SGordon Ross int i915_gem_idle(struct drm_device *dev, uint32_t type);
177047dc10d7SGordon Ross int __i915_add_request(struct intel_ring_buffer *ring,
177147dc10d7SGordon Ross 		       struct drm_file *file,
177247dc10d7SGordon Ross 		       struct drm_i915_gem_object *batch_obj,
177347dc10d7SGordon Ross 		       u32 *seqno);
177447dc10d7SGordon Ross #define i915_add_request(ring, seqno) \
177547dc10d7SGordon Ross 	__i915_add_request(ring, NULL, NULL, seqno)
177647dc10d7SGordon Ross int i915_wait_seqno(struct intel_ring_buffer *ring,
177747dc10d7SGordon Ross 				 uint32_t seqno);
177847dc10d7SGordon Ross void i915_gem_fault(struct drm_gem_object *obj);
177947dc10d7SGordon Ross int i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
178047dc10d7SGordon Ross 				  bool write);
178147dc10d7SGordon Ross int
178247dc10d7SGordon Ross i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
178347dc10d7SGordon Ross int
178447dc10d7SGordon Ross i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
178547dc10d7SGordon Ross 				     u32 alignment,
178647dc10d7SGordon Ross 				     struct intel_ring_buffer *pipelined);
178747dc10d7SGordon Ross int i915_gem_attach_phys_object(struct drm_device *dev,
178847dc10d7SGordon Ross 				struct drm_i915_gem_object *obj,
178947dc10d7SGordon Ross 				int id,
179047dc10d7SGordon Ross 				int align);
179147dc10d7SGordon Ross void i915_gem_detach_phys_object(struct drm_device *dev,
179247dc10d7SGordon Ross 				 struct drm_i915_gem_object *obj);
179347dc10d7SGordon Ross void i915_gem_free_all_phys_object(struct drm_device *dev);
179447dc10d7SGordon Ross void i915_gem_release(struct drm_device *dev, struct drm_file *file);
179547dc10d7SGordon Ross 
179647dc10d7SGordon Ross uint32_t
179747dc10d7SGordon Ross i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
179847dc10d7SGordon Ross uint32_t
179947dc10d7SGordon Ross i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
180047dc10d7SGordon Ross 			    int tiling_mode, bool fenced);
180147dc10d7SGordon Ross 
180247dc10d7SGordon Ross int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
180347dc10d7SGordon Ross 				    enum i915_cache_level cache_level);
180447dc10d7SGordon Ross void i915_gem_restore_fences(struct drm_device *dev);
180547dc10d7SGordon Ross 
180647dc10d7SGordon Ross /* i915_gem_context.c */
180747dc10d7SGordon Ross void i915_gem_context_init(struct drm_device *dev);
180847dc10d7SGordon Ross void i915_gem_context_fini(struct drm_device *dev);
180947dc10d7SGordon Ross void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
181047dc10d7SGordon Ross int i915_switch_context(struct intel_ring_buffer *ring,
181147dc10d7SGordon Ross 			struct drm_file *file, int to_id);
181247dc10d7SGordon Ross void i915_gem_context_free(struct kref *ctx_ref);
181347dc10d7SGordon Ross void i915_gem_context_reference(struct i915_hw_context *ctx);
181447dc10d7SGordon Ross void i915_gem_context_unreference(struct i915_hw_context *ctx);
181547dc10d7SGordon Ross 
181647dc10d7SGordon Ross struct i915_ctx_hang_stats *
181747dc10d7SGordon Ross i915_gem_context_get_hang_stats(struct intel_ring_buffer *ring,
181847dc10d7SGordon Ross 				struct drm_file *file,
181947dc10d7SGordon Ross 				u32 id);
182047dc10d7SGordon Ross int i915_gem_context_create_ioctl(DRM_IOCTL_ARGS);
182147dc10d7SGordon Ross int i915_gem_context_destroy_ioctl(DRM_IOCTL_ARGS);
182247dc10d7SGordon Ross 
182347dc10d7SGordon Ross /* i915_gem_gtt.c */
182447dc10d7SGordon Ross void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
182547dc10d7SGordon Ross void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
182647dc10d7SGordon Ross 			    struct drm_i915_gem_object *obj,
182747dc10d7SGordon Ross 			    enum i915_cache_level cache_level);
182847dc10d7SGordon Ross void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
182947dc10d7SGordon Ross 			      struct drm_i915_gem_object *obj);
183047dc10d7SGordon Ross 
183147dc10d7SGordon Ross void i915_gem_restore_gtt_mappings(struct drm_device *dev);
183247dc10d7SGordon Ross int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
183347dc10d7SGordon Ross void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
183447dc10d7SGordon Ross 				enum i915_cache_level cache_level);
183547dc10d7SGordon Ross void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj, uint32_t type);
183647dc10d7SGordon Ross void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
183702167e52SGordon Ross int i915_gem_init_global_gtt(struct drm_device *dev);
183847dc10d7SGordon Ross void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
183947dc10d7SGordon Ross 			       unsigned long mappable_end, unsigned long end);
1840*e49fc716SGordon Ross int i915_setup_scratch_page(struct drm_device *dev);
1841*e49fc716SGordon Ross void i915_teardown_scratch_page(struct drm_device *dev);
184247dc10d7SGordon Ross int i915_gem_gtt_init(struct drm_device *dev);
184347dc10d7SGordon Ross void intel_rw_gtt(struct drm_device *dev, size_t size,
184447dc10d7SGordon Ross 		uint32_t gtt_offset, void *gttp, uint32_t type);
184547dc10d7SGordon Ross void i915_clean_gtt(struct drm_device *dev, size_t offset);
184647dc10d7SGordon Ross void i915_gem_chipset_flush(struct drm_device *dev);
184747dc10d7SGordon Ross 
184847dc10d7SGordon Ross /* i915_gem_evict.c */
184947dc10d7SGordon Ross int i915_gem_evict_something(struct drm_device *dev, int min_size,
185047dc10d7SGordon Ross 					  unsigned alignment,
185147dc10d7SGordon Ross 					  unsigned cache_level,
185247dc10d7SGordon Ross 					  bool mappable,
185347dc10d7SGordon Ross 					  bool nonblock);
185447dc10d7SGordon Ross int i915_gem_evict_everything(struct drm_device *dev);
185547dc10d7SGordon Ross 
185647dc10d7SGordon Ross /* i915_gem_stolen.c */
185747dc10d7SGordon Ross int i915_gem_init_stolen(struct drm_device *dev);
185847dc10d7SGordon Ross int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
185947dc10d7SGordon Ross void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
186047dc10d7SGordon Ross void i915_gem_cleanup_stolen(struct drm_device *dev);
186147dc10d7SGordon Ross struct drm_i915_gem_object *
186247dc10d7SGordon Ross i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
186347dc10d7SGordon Ross struct drm_i915_gem_object *
186447dc10d7SGordon Ross i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
186547dc10d7SGordon Ross 					       u32 stolen_offset,
186647dc10d7SGordon Ross 					       u32 gtt_offset,
186747dc10d7SGordon Ross 					       u32 size);
186847dc10d7SGordon Ross void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
186947dc10d7SGordon Ross 
187047dc10d7SGordon Ross /* i915_gem_tiling.c */
i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object * obj)187147dc10d7SGordon Ross inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
187247dc10d7SGordon Ross {
187347dc10d7SGordon Ross 	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
187447dc10d7SGordon Ross 
187547dc10d7SGordon Ross 	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
187647dc10d7SGordon Ross 		obj->tiling_mode != I915_TILING_NONE;
187747dc10d7SGordon Ross }
187847dc10d7SGordon Ross 
187947dc10d7SGordon Ross void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
188047dc10d7SGordon Ross void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
188147dc10d7SGordon Ross void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
188247dc10d7SGordon Ross 
188347dc10d7SGordon Ross /* i915_gem_debug.c */
188447dc10d7SGordon Ross void i915_gem_command_decode(uint32_t *data, int count,
188547dc10d7SGordon Ross 				uint32_t hw_offset, struct drm_device *dev);
188647dc10d7SGordon Ross void register_dump(struct drm_device *dev);
188747dc10d7SGordon Ross void gtt_dump(struct drm_device *dev);
188847dc10d7SGordon Ross void ring_dump(struct drm_device *dev, struct intel_ring_buffer *ring);
188947dc10d7SGordon Ross 
189047dc10d7SGordon Ross #if WATCH_LISTS
189147dc10d7SGordon Ross int i915_verify_lists(struct drm_device *dev);
189247dc10d7SGordon Ross #else
189347dc10d7SGordon Ross #define i915_verify_lists(dev) 0
189447dc10d7SGordon Ross #endif
189547dc10d7SGordon Ross void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
189647dc10d7SGordon Ross 				     int handle);
189747dc10d7SGordon Ross void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
189847dc10d7SGordon Ross 			  const char *where, uint32_t mark);
189947dc10d7SGordon Ross 
190047dc10d7SGordon Ross /* i915_suspend.c */
190147dc10d7SGordon Ross extern int i915_save_state(struct drm_device *dev);
190247dc10d7SGordon Ross extern int i915_restore_state(struct drm_device *dev);
190347dc10d7SGordon Ross 
190447dc10d7SGordon Ross /* i915_ums.c */
190547dc10d7SGordon Ross void i915_save_display_reg(struct drm_device *dev);
190647dc10d7SGordon Ross void i915_restore_display_reg(struct drm_device *dev);
190747dc10d7SGordon Ross 
190847dc10d7SGordon Ross /* intel_i2c.c */
190947dc10d7SGordon Ross extern int intel_setup_gmbus(struct drm_device *dev);
191047dc10d7SGordon Ross extern void intel_teardown_gmbus(struct drm_device *dev);
intel_gmbus_is_port_valid(unsigned port)191147dc10d7SGordon Ross static inline bool intel_gmbus_is_port_valid(unsigned port)
191247dc10d7SGordon Ross {
191347dc10d7SGordon Ross 	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
191447dc10d7SGordon Ross }
191547dc10d7SGordon Ross 
191647dc10d7SGordon Ross extern struct i2c_adapter *intel_gmbus_get_adapter(
191747dc10d7SGordon Ross 		struct drm_i915_private *dev_priv, unsigned port);
191847dc10d7SGordon Ross extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
191947dc10d7SGordon Ross extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
intel_gmbus_is_forced_bit(struct i2c_adapter * adapter)192047dc10d7SGordon Ross static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
192147dc10d7SGordon Ross {
192247dc10d7SGordon Ross 	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
192347dc10d7SGordon Ross }
192447dc10d7SGordon Ross extern void intel_i2c_reset(struct drm_device *dev);
192547dc10d7SGordon Ross extern void intel_gmbus_hdmi_set_adapter(struct i2c_adapter *adapter);
192647dc10d7SGordon Ross 
192747dc10d7SGordon Ross /* modesetting */
192847dc10d7SGordon Ross extern void intel_modeset_init_hw(struct drm_device *dev);
192947dc10d7SGordon Ross extern void intel_modeset_suspend_hw(struct drm_device *dev);
193047dc10d7SGordon Ross extern void intel_modeset_init(struct drm_device *dev);
193147dc10d7SGordon Ross extern void intel_modeset_gem_init(struct drm_device *dev);
193247dc10d7SGordon Ross extern void intel_modeset_cleanup(struct drm_device *dev);
193347dc10d7SGordon Ross extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
193447dc10d7SGordon Ross extern void intel_modeset_setup_hw_state(struct drm_device *dev,
193547dc10d7SGordon Ross 					bool force_restore);
193647dc10d7SGordon Ross extern void i915_redisable_vga(struct drm_device *dev);
193747dc10d7SGordon Ross extern bool intel_fbc_enabled(struct drm_device *dev);
193847dc10d7SGordon Ross extern void intel_disable_fbc(struct drm_device *dev);
193947dc10d7SGordon Ross extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
194047dc10d7SGordon Ross extern void intel_init_pch_refclk(struct drm_device *dev);
194147dc10d7SGordon Ross extern void gen6_set_rps(struct drm_device *dev, u8 val);
194247dc10d7SGordon Ross extern void valleyview_set_rps(struct drm_device *dev, u8 val);
194347dc10d7SGordon Ross extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
194447dc10d7SGordon Ross extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
194547dc10d7SGordon Ross extern void intel_detect_pch (struct drm_device *dev);
194647dc10d7SGordon Ross extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
194747dc10d7SGordon Ross extern int intel_enable_rc6(const struct drm_device *dev);
194847dc10d7SGordon Ross extern void intel_increase_pllclock(struct drm_crtc *crtc);
194947dc10d7SGordon Ross 
195047dc10d7SGordon Ross extern bool i915_semaphore_is_enabled(struct drm_device *dev);
195147dc10d7SGordon Ross int i915_reg_read_ioctl(DRM_IOCTL_ARGS);
195247dc10d7SGordon Ross 
195347dc10d7SGordon Ross /* overlay */
195447dc10d7SGordon Ross #ifdef CONFIG_DEBUG_FS
195547dc10d7SGordon Ross extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
195647dc10d7SGordon Ross extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
195747dc10d7SGordon Ross 
195847dc10d7SGordon Ross extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
195947dc10d7SGordon Ross extern void intel_display_print_error_state(struct seq_file *m,
196047dc10d7SGordon Ross 					    struct drm_device *dev,
196147dc10d7SGordon Ross 					    struct intel_display_error_state *error);
196247dc10d7SGordon Ross #endif
196347dc10d7SGordon Ross 
196447dc10d7SGordon Ross /* On SNB platform, before reading ring registers forcewake bit
196547dc10d7SGordon Ross  * must be set to prevent GT core from power down and stale values being
196647dc10d7SGordon Ross  * returned.
196747dc10d7SGordon Ross  */
196847dc10d7SGordon Ross void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
196947dc10d7SGordon Ross void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
197047dc10d7SGordon Ross int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
197147dc10d7SGordon Ross 
197247dc10d7SGordon Ross int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
197347dc10d7SGordon Ross int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
197447dc10d7SGordon Ross 
197547dc10d7SGordon Ross /* intel_sideband.c */
197647dc10d7SGordon Ross u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
197747dc10d7SGordon Ross void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
197847dc10d7SGordon Ross u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
197947dc10d7SGordon Ross u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
198047dc10d7SGordon Ross void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
198147dc10d7SGordon Ross u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
198247dc10d7SGordon Ross 		   enum intel_sbi_destination destination);
198347dc10d7SGordon Ross void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
198447dc10d7SGordon Ross 		     enum intel_sbi_destination destination);
198547dc10d7SGordon Ross 
198647dc10d7SGordon Ross int vlv_gpu_freq(int ddr_freq, int val);
198747dc10d7SGordon Ross int vlv_freq_opcode(int ddr_freq, int val);
198847dc10d7SGordon Ross 
198947dc10d7SGordon Ross #define __i915_read(x) \
199047dc10d7SGordon Ross u ## x i915_read ## x(struct drm_i915_private *dev_priv, u32 reg);
199147dc10d7SGordon Ross 
199247dc10d7SGordon Ross __i915_read(8)
199347dc10d7SGordon Ross __i915_read(16)
199447dc10d7SGordon Ross __i915_read(32)
199547dc10d7SGordon Ross __i915_read(64)
199647dc10d7SGordon Ross #undef __i915_read
199747dc10d7SGordon Ross 
199847dc10d7SGordon Ross #define __i915_write(x)	\
199947dc10d7SGordon Ross void i915_write ## x(struct drm_i915_private *dev_priv, u32 reg,	\
200047dc10d7SGordon Ross 				u ## x val);
200147dc10d7SGordon Ross 
200247dc10d7SGordon Ross __i915_write(8)
200347dc10d7SGordon Ross __i915_write(16)
200447dc10d7SGordon Ross __i915_write(32)
200547dc10d7SGordon Ross __i915_write(64)
200647dc10d7SGordon Ross #undef __i915_write
200747dc10d7SGordon Ross 
200847dc10d7SGordon Ross #define I915_READ(reg)          i915_read32(dev_priv, (reg))
200947dc10d7SGordon Ross #define I915_WRITE(reg, val)    i915_write32(dev_priv, (reg), (u32)(val))
201047dc10d7SGordon Ross #define	I915_READ_NOTRACE(reg)	DRM_READ32(dev_priv->regs, (reg))
201147dc10d7SGordon Ross #define	I915_WRITE_NOTRACE(reg, val)	DRM_WRITE32(dev_priv->regs, (reg), (val))
201247dc10d7SGordon Ross #define I915_READ16(reg)       i915_read16(dev_priv, (reg))
201347dc10d7SGordon Ross #define I915_WRITE16(reg,val)  i915_write16(dev_priv, (reg), (u16)(val))
201447dc10d7SGordon Ross #define	I915_READ16_NOTRACE(reg)	DRM_READ16(dev_priv->regs, (reg))
201547dc10d7SGordon Ross #define	I915_WRITE16_NOTRACE(reg, val)	DRM_WRITE16(dev_priv->regs, (reg), (val))
201647dc10d7SGordon Ross #define I915_READ8(reg)        i915_read8(dev_priv, (reg))
201747dc10d7SGordon Ross #define I915_WRITE8(reg,val)   i915_write8(dev_priv, (reg), (u8)(val))
201847dc10d7SGordon Ross #define I915_WRITE64(reg,val)  i915_write64(dev_priv, (reg), (u64)(val))
201947dc10d7SGordon Ross #define I915_READ64(reg)       i915_read64(dev_priv, (reg))
202047dc10d7SGordon Ross #define POSTING_READ(reg)      (void)DRM_READ32(dev_priv->regs, (reg))
202147dc10d7SGordon Ross #define POSTING_READ16(reg)    (void)DRM_READ16(dev_priv->regs, (reg))
202247dc10d7SGordon Ross #define POSTING_READ8(reg)     (void)DRM_READ8(dev_priv->regs, (reg))
202347dc10d7SGordon Ross 
202447dc10d7SGordon Ross /* "Broadcast RGB" property */
202547dc10d7SGordon Ross #define INTEL_BROADCAST_RGB_AUTO 0
202647dc10d7SGordon Ross #define INTEL_BROADCAST_RGB_FULL 1
202747dc10d7SGordon Ross #define INTEL_BROADCAST_RGB_LIMITED 2
202847dc10d7SGordon Ross 
202947dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82830_HB	0x3575
203047dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82830_CGC	0x3577
203147dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82845G_HB	0x2560
203247dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82845G_IG	0x2562
203347dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82855GM_IG	0x3582
203447dc10d7SGordon Ross #define PCI_DEVICE_ID_INTEL_82865_IG	0x2572
203547dc10d7SGordon Ross 
i915_vgacntrl_reg(struct drm_device * dev)203647dc10d7SGordon Ross static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
203747dc10d7SGordon Ross {
203847dc10d7SGordon Ross 	if (HAS_PCH_SPLIT(dev))
203947dc10d7SGordon Ross 		return CPU_VGACNTRL;
204047dc10d7SGordon Ross 	else if (IS_VALLEYVIEW(dev))
204147dc10d7SGordon Ross 		return VLV_VGACNTRL;
204247dc10d7SGordon Ross 	else
204347dc10d7SGordon Ross 		return VGACNTRL;
204447dc10d7SGordon Ross }
204547dc10d7SGordon Ross 
204647dc10d7SGordon Ross #endif /* _I915_DRV_H_ */
2047